SEMICONDUCTOR APPARATUS INCLUDING THROUGH VIA
A semiconductor apparatus with a through via includes a semiconductor chip and a through via formed by penetrating through the semiconductor chip. The system further includes a first metal layer connected to a portion of the through via at an end of the through via and a second metal layer connected to another portion of the through via at the end of the through via.
Latest SK hynix Inc. Patents:
The present application claims priority under 35 U.S.C. §119(a) to Korean application number 10-2013-0127193, filed on Oct. 24, 2013 in the Korean Intellectual Property Office, which is incorporated herein by reference in its entirety as set forth in full.
BACKGROUND1. Technical Field
Various embodiments relate to a semiconductor apparatus, and more particularly, to a semiconductor apparatus including a through silicon via (TSV) are provided. The TSV may be stacked with other chips.
2. Related Art
There has been provided a three dimensional (3D) semiconductor apparatus, with which a plurality of chips are stacked and packaged in a single package, for higher integration thereof. More recent uses include a through silicon via (TSV), with which the stacked chips are penetrated and electrically connected through a silicon via.
Referring to
A metal layer 15 is formed over the TSV 12. The metal layer 15 covers an upper portion of the TSV 12 and is electrically coupled to internal circuits (not shown) of the semiconductor chip 11. Therefore, the internal circuits of the semiconductor chip 11 receive a signal from the TSV 12 or transfer a signal to the TSV 12 through the metal layer 15.
A bump 16 is stacked over the metal layer 15 and coupled to another TSV of another semiconductor chip. Therefore, the semiconductor chip 11 can be electrically coupled to and stacked with another semiconductor chip.
SUMMARYOne or more various embodiments are provided to a semiconductor apparatus having a “through silicon via” (TSV), over which a plurality of separated metal layers are formed, and capable of testing connectivity of the TSV.
In an embodiment, a semiconductor apparatus may include a semiconductor chip, a through via formed by penetrating through the semiconductor chip, a first metal layer coupled to a portion of the through via at an end of the through via and a second metal layer coupled to another portion of the through via at the end of the through via.
In an embodiment, a semiconductor apparatus may include a through via, a first metal layer coupled to a portion of the through via at an end of the through via; a second metal layer coupled to another portion of the through via at the end of the through via; a first internal circuit coupled to the first metal layer and configured to transmit a signal to the through via or receive a signal transferred through the through via; and a second internal circuit coupled to the second metal layer and configured to store a signal transferred through the through via and output the stored signal to the through via.
In an embodiment, a system including a semiconductor apparatus may include a semiconductor chip, a through via formed by penetrating through the semiconductor chip, a first metal layer coupled to a portion of the through via at an end of the through via and a second metal layer coupled to another portion of the through via at the end of the through via.
Features, aspects and embodiments are described in conjunction with the attached drawings, in which:
Herein, a system including a semiconductor apparatus and a semiconductor apparatus will be described below with reference to the accompanying figures through exemplary embodiments.
Referring to
The first metal layer 131 may be coupled to a portion of the through via 120 at an end of the through via 120. The second metal layer 132 may be coupled to another portion of the through via 120 at the end of the through via 120. It is preferred that the first and second metal layers 131 and 132 are not directly coupled to each other. For example as shown in
The bump 140 may be formed and stacked over the first and second metal layers 131 and 132. The bump 140 may be coupled to a through via of another semiconductor chip (not shown in
Referring to
The semiconductor apparatus 300 may include a through via and a first and a second internal circuits The through via TSV may be coupled to a first and a second metal layer. Further, the TSV shown in
The first internal circuit may transmit a data DATA to the through via (TSV) or receive a data DATA transmitted through the through via TSV. The first internal circuit may include a data pad DQ, an input latch unit 310, an output latch unit 320 and a through via driver 330. The data pad DQ may receive a data DATA from an external device (not shown in
As shown in
The output latch unit 320 may arrange a signal output from the through via TSV and output the arranged data DATA to the data pad DQ. For example, the output latch unit 320 may be a pipe latch for transforming a parallel data output from the through via TSV into a serial data and outputting the serial data.
The through via driver 330 may be coupled to the input latch unit 310, the output latch unit 320 and the through via TSV. The through via driver 330 may drive a data output from the input latch unit 310 and output the data to the through via TSV. The through via driver 330 may drive a signal output from the through via TSV and output the signal to the output latch unit 320.
The second internal circuit (not shown in
As shown in
The semiconductor apparatus 300 may further include a strobe pad DQSI and a buffer unit 360. The strobe pad DQSI may receive the strobe signal DQS from the external device (not shown in
The buffer unit 360 may receive the strobe signal DQS and the internal write signal WT. Further, the buffer unit 360 may buffer the strobe signal DQS in response to the internal write signal WT. The buffer unit 360 may delay the strobe signal DQS by receiving the internal write signal WT since the internal write signal WT may be delayed by the delay time. The delay time may correspond to the latency after the command signal CMD is input while the strobe signal DQS may not be delayed.
As shown in
Referring to
The latch unit 341 may include first and second inverters IV1 and IV2. An input terminal of the first inverter IV1 may be coupled to the through via TSV. An input terminal of the second inverter IV2 may be coupled to an output terminal of the first inverter IV1 and an output terminal of the second inverter IV2 may be coupled to the input terminal of the first inverter IV1. Drivability of the first inverter IV1 may be greater than drivability of the second inverter IV2, because the latch unit 341 may store a signal more rapidly as drivability of the first inverter IV1 becomes greater than the drivability of the second inverter IV2. The drivability of the first inverter IV may become greater than the drivability of the second inverter IV2 when the latch unit 341 currently stores a signal transmitted through the through via TSV and when the latch unit 341 is used to store a signal that has a level is opposite to a level of the currently stored signal.
As shown in
In accordance with an embodiment, and as shown in
As shown in
After that described by Para. [0041], the read enable signal RDEN (as shown in
Detailed filling status of the conductive material of the through the through via TSV may be identified by the first and second variable delay units 370 and 380.
Under the such an instance as shown in
While certain embodiments have been described above, it will be understood to those skilled in the art that the embodiments described are by way of example only. Accordingly, the semiconductor apparatus described herein should not be limited based on the described embodiments. Rather, the semiconductor apparatus described herein should be construed in light of the claims that follow when interpreted with the above description and accompanying figures.
Claims
1. A semiconductor apparatus comprising:
- a semiconductor chip;
- a through via formed by penetrating through the semiconductor chip;
- a first metal layer coupled to a portion of the through via at an end of the through via; and
- a second metal layer coupled to another portion of the through via at the end of the through via.
2. The semiconductor apparatus of claim 1, wherein the first and second metal layers are not directly coupled to each other.
3. The semiconductor apparatus of claim 1, further comprising:
- a bump stacked over the first and second metal layers wherein the bump is coupled in common to both the first and second metal layers.
4. The semiconductor apparatus of claim 1, wherein the first metal layer is coupled to a first internal circuit of the semiconductor chip.
5. The semiconductor apparatus of claim 4, wherein the second metal layer is coupled to a second internal circuit of the semiconductor chip.
6. A semiconductor apparatus comprising:
- a through via;
- a first metal layer coupled to a portion of the through via at an end of the through via;
- a second metal layer coupled to another portion of the through silicon via at the end of the through via;
- a first internal circuit coupled to the first metal layer and configured to transmit a signal to the through via or receive a signal transferred through the through via; and
- a second internal circuit coupled to the second metal layer and configured to store a signal transferred through the through via and output the stored signal to the through via.
7. The semiconductor apparatus of claim 6, wherein the first and second metal layers are not directly coupled to each other.
8. The semiconductor apparatus of claim 6, wherein the first internal circuit transmits a data to the through via or receives a data output from the through via.
9. The semiconductor apparatus of claim 8, wherein the first internal circuit further comprises:
- a data pad configured to input and/or output a data;
- an input latch unit configured to arrange the data received through the data pad and to output the arranged data;
- an output latch unit configured to arrange a signal output through the through via and to output the arranged signal as a data to the data pad; and
- a through via driver configured to drive the data output from the input latch unit and to output the resultant data to the through via and to drive the signal output from the through via and output the resultant signal to the output latch unit.
10. The semiconductor apparatus of claim 8, wherein the second internal circuit further comprises:
- a through via cell configured to store a signal transmitted through the through via wherein the signal is stored in response to a write enable signal and output a stored signal to the through via in response to a read enable signal.
11. The semiconductor apparatus of claim 10, wherein the through via cell further comprises:
- a latch unit configured to latch a signal transmitted through the through via;
- a pass gate configured to electrically connect the through via to the latch unit in response to the write enable signal;
- a driver configured to output a signal stored in the latch unit to the through via in response to the read enable signal.
12. The semiconductor apparatus of claim 10, further comprising:
- a command pad configured to receive a write command signal and a read command signal; and
- an internal command generation unit configured to generate an internal write signal and an internal read signal based on the write command signal and the read command signal.
13. The semiconductor apparatus of claim 12, further comprising:
- a first variable delay unit configured to generate the write enable signal by variably delaying the internal write signal; and
- a second variable delay unit configured to generate the read enable signal by variably delaying the internal read signal.
14. The semiconductor apparatus of claim 12, further comprising:
- a strobe pad configured to receive a strobe signal; and
- a buffer unit configured to buffer the strobe signal in response to the internal write signal.
Type: Application
Filed: Feb 25, 2014
Publication Date: Apr 30, 2015
Patent Grant number: 9202802
Applicant: SK hynix Inc. (Icheon-si Gyeonggi-do)
Inventors: Heat Bit PARK (Icheon-si Gyeonggi-do), Jong Chern LEE (Icheon-si Gyeonggi-do), Hong Gyeom KIM (Icheon-si Gyeonggi-do)
Application Number: 14/189,083
International Classification: H01L 25/065 (20060101); H01L 23/48 (20060101);