Simple CMOS light-to-current sensor
A CMOS light-to-current sensor built on silicon substrate is disclosed in this invention. This light-to-current sensor includes a photo-diode and two MOS transistors. The first MOS transistor is connected as the load transistor for the photo-generated current from the photo-diode, and the second MOS transistor is connected as the current-mirror transistor for the first transistor to output a current linearly proportional to the photo-generated current to the external resistor connected to the sensor.
This invention relates to a photo-detector used as a photometer to provide a measurement of the amount of light power incident on the detector. Particular applications for these photometers include power-saving control for street lights and domestic appliances, back-lighting of displays in cellular phones, notebook PCs, PDAs, video cameras, digital still cameras, and other equipment requiring luminosity adjustment.
BACKGROUND OF THE INVENTIONA photometer IC can be constructed by using a light-to-voltage sensor or a light-to-current sensor. A light-to-voltage sensor combines a photo-diode 10 and a trans-impedance amplifier 15 on a single monolithic IC, such as the TSL251R light-to-voltage optical sensor (1) described in its data sheet by Texas Advanced Optoelectronic Solutions Inc., and is illustrated in
Introductory technical reference for designing the trans-impedance amplifiers and the current amplifiers can be found in the book (3) titled “Analysis and Design of Analog Integrated Circuits” by Paul R. Gray and Robert G. Meyer.
As more functioning chips are packed into electronic portable devices, the demand for smaller and more cost-effective photo-sensor chips increases.
SUMMARY OF THE INVENTIONThe photo-detector of this invention is a CMOS light-to-current sensor which is comprised of a photo-diode and two MOS transistors illustrated in
The operation of this CMOS light-to-current sensor is described as follows: In the dark condition when no light is incident on the photo-diode, a small dark thermal-leakage current having the value of several nano-Amperes, (1 nano Ampere is equal to 1.0E-9 Amperes), will flow through the photo-diode and the load transistor. Under this condition, the gate-to-source voltage of the transistor is very close to the threshold voltage (Vtp) of the transistor. Because the second transistor is connected as the current-mirror transistor to the photo-diode load transistor, the current that flows through the second transistor to the external resistor will be linearly proportional to the dark leakage current of the photo-diode, and the voltage at the output node is very close to the ground potential. In the light luminance condition when the light photons illuminate on the photo-diode, the photo-generated electron and hole carriers beneath the photo-diode silicon area will diffuse to the space-charge region of the n+-p junction of the photo-diode and will be separated as the photo-generated current. The photo-generated current will flow through the load transistor and increase the voltage difference between the gate and the source terminals. Similarly, the current of the second current-mirror transistor will rise proportionally to the photo-diode current and will flow through the external resistor.
The linear proportional factor of the current of the second transistor to the photo-diode current depends on the number of the duplication of the first transistor used to form the second transistor. If an output current having a large multiplication factor to the photo-diode current is needed, it can be obtained by cascading multiple current-mirror circuits together. This will minimize the size of the chip. Sample circuit configurations for this requirement are illustrated in
The preliminary SPICE circuit simulation shows that the sensor of this invention can output an output current linearly, when the intensity of the light on the photo-diode varies from 1 lux to 1000 lux. The simulated transfer curve is illustrated in
This invention demonstrates a very small, high performance, and cost-effective CMOS light-to-current sensor which is very suitable for applications in power-saving control of the display units of many portable electronic devices.
The photo-detector of this invention is a CMOS light-to-current sensor which is comprised of a photo-diode and two MOS transistors.
Referring to
As illustrated in
The operation of this CMOS light-to-current sensor is described as follows: In the dark condition when no light is incident on the photo-diode 100, a small dark thermal-leakage current having the value of several nano-Amperes, (1 nano-Ampere is equal to 1.0E-9 Ampere), will flow through the photo-diode 100 and the load transistor 110. Under this condition, the gate-to-source voltage of the load transistor 110 is very close to the threshold voltage (Vtp) of the transistor. Because the second transistor 120 is connected as the current-mirror transistor to the photo-diode load transistor 110, the current that flows through the second transistor 120 to the external resistor will be linearly proportional to the dark leakage current of the photo-diode 100, and the voltage of the output node 350 is very close to the ground potential 330. In the light luminance condition when the light photons illuminate on the photo-diode 100, the photo-generated electron and hole carriers beneath the photo-diode silicon area will diffuse to the space-charge region of the n+-p junction of the photo-diode 100 and will be separated as the photo-generated current. The photo-generated current will flow through the load transistor 110 and increase the voltage difference between the gate and source terminals G1 and S1. Similarly, the current of the second current-mirror transistor 120 will rise proportionally to the photo-diode current and will flow through the external resistor.
The linear proportional factor of the current of the second transistor 120 to the photo-diode current depends on the numbers of the duplication of the first transistor 110 used to form the second transistor 120. If an output current with a large multiplication factor to the photo-diode current is needed, it can be obtained by cascading multiple current-mirror circuits together. This will minimize the size of the chip. Sample circuit configurations for this requirement are illustrated in
The preliminary SPICE circuit simulation shows that the sensor of this invention can output an output current linearly, when the intensity of the light on the photo-diode varies from 1 lux to 1000 lux. The simulated transfer curve representing the functional relationship between Vout versus the variation of luminance is illustrated in
This demonstrates a very small, high performance, and cost-effective CMOS light-to-current sensor which is very suitable for applications in the power-saving control of the display units of many portable electronic devices.
The above disclosure is not intended as limiting. Those skilled in the art will readily observe that numerous modifications and alternations of the device may be made while retaining the substance of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims
1. A CMOS light-to-current sensor chip supported on a semiconductor substrate comprising:
- a p-n junction photo-diode having a photo-current generating node;
- a first MOS transistor functioning as a transistor load having a drain terminal and a gate terminal connected to the photo-current generating node of said p-n junction photo-diode, and a source terminal connected to a voltage supplying node; and
- a second MOS transistor functioning as a current-mirror transistor of said first MOS transistor having a gate terminal connected to the gate terminal of said first MOS transistor, a source terminal connected to the source terminal of said first MOS transistor, and a drain terminal for outputting a substantially linearly amplified current proportional to the photo-generated current of said photo-diode to an external resistor load.
2. The CMOS light-to-current sensor of claim 1 wherein:
- said semiconductor substrate is a p-type semiconductor substrate, said p-n junction photo-diode is an n+-p junction photo-diode, and said first and second MOS transistors are p-channel MOS transistors.
3. The CMOS light-to-current sensor of claim 1 wherein:
- said semiconductor substrate is an n-type semiconductor substrate, said p-n junction photo-diode is a p+-n junction photo-diode, and said first and second MOS transistors are n-channel MOS transistors.
4. A light-to-current sensor comprising a semiconductor chip supported on a substrate, further comprising:
- a photo-diode provided for generating a photo-current in response to an incident light projected thereon;
- a first transistor connected to said photo-diode for functioning as the load transistor of said photo-current; and
- a second transistor connected to said first transistor for generating a substantially linearly amplifying current proportional to said photo-current for sensing said incident light.
5. The light-to-current sensor of claim 4 wherein:
- said photo-diode further comprising a p-n junction photo-diode having a current generation node connected to said first transistor.
6. The light-to-current sensor of claim 4 wherein:
- said first and second transistors are CMOS transistors.
7. The light-to-current sensor of claim 4 wherein:
- said first and second transistors are p-channel MOS transistors.
8. The light-to-current sensor of claim 4 wherein:
- said first and second transistors are n-channel MOS transistors.
9. A CMOS light-to-current sensor chip supported on a semiconductor substrate comprising:
- a p-n junction photo-diode having a photo-current (Iph) generating node;
- a 1st current-mirror circuit having a first MOS transistor and a second MOS transistor wherein said first MOS transistor functioning as a transistor load of said photo-current, and said second MOS transistor functioning as a current-mirror transistor of said first transistor transmitting substantially a linearly amplifying current (M×Iph) through the drain terminal;
- a 2nd current-mirror circuit having a third MOS transistor and a fourth MOS transistor wherein said third MOS transistor functioning as a transistor load of said amplifying current (M×Iph) of said second MOS transistor, and said fourth MOS transistor functioning as a current-mirror transistor of said third transistor transmitting substantially ft a linearly amplifying current (N×M×Iph) through the drain terminal; and
- a 3rd current-mirror circuit having a fifth MOS transistor and a sixth MOS transistor wherein said fifth MOS transistor functioning as a transistor load of said amplifying current (N×M×Iph) of said fourth MOS transistor, and said sixth MOS transistor functioning as a current-mirror transistor of said fifth transistor transmitting substantially a linearly amplifying current (Q×N×M×Iph) through the drain terminal to the external resistor load.
10. A CMOS light-to-current sensor chip supported on a semiconductor substrate comprising:
- a p-n junction photo-diode having a photo-current (Iph) generating node;
- a 1st current-mirror circuit having a first MOS transistor and a second MOS transistor wherein said first MOS transistor functioning as a transistor load of said photo-current (having a drain terminal and a gate terminal connected to the photo-current generating node of said p-n junction photo-diode, and a source terminal connected to a voltage supplying node), and said second MOS transistor functioning as a current-mirror transistor of said first transistor transmitting substantially a linearly amplifying current (M×Iph) through the drain terminal; and
- a 2nd current-mirror circuit having a third MOS transistor and a fourth MOS transistor wherein said third MOS transistor functioning as a transistor load of said amplifying current (M×Iph) of said second MOS transistor, and said fourth MOS transistor functioning as a current-mirror transistor of said third transistor transmitting substantially a linearly amplifying current (N×M×Iph) through the drain terminal to the external resistor load.
5241575 | August 31, 1993 | Miyatake et al. |
5572074 | November 5, 1996 | Standley |
5939742 | August 17, 1999 | Yiannoulos |
6043525 | March 28, 2000 | Chen |
6133563 | October 17, 2000 | Clark et al. |
6188059 | February 13, 2001 | Nishiyama et al. |
6201270 | March 13, 2001 | Chen |
6201617 | March 13, 2001 | Kusaka |
6410900 | June 25, 2002 | Okamoto |
6566955 | May 20, 2003 | Tang |
6734907 | May 11, 2004 | Hagihara et al. |
6822211 | November 23, 2004 | Hagihara |
20040061152 | April 1, 2004 | Kashiura et al. |
Type: Grant
Filed: Apr 3, 2003
Date of Patent: Jan 3, 2006
Patent Publication Number: 20050258339
Inventor: Pao Jung Chen (Cupertino, CA)
Primary Examiner: David Porta
Assistant Examiner: Davienne Monbleau
Attorney: Bo-In Lin
Application Number: 10/406,053
International Classification: H01L 31/00 (20060101);