Stackable chip package with flex carrier

- Entorian Technologies, LP

A stackable integrated circuit chip package comprising a flex circuit. The flex circuit itself comprises a flexible substrate having opposed, generally planar top and bottom surfaces. Disposed on the top surface is a first conductive pad array, while disposed on the bottom surface is a second conductive pad array and third and fourth conductive pad arrays which are positioned on opposite sides of the second conductive pad array and electrically connected thereto. The chip package further comprises an integrated circuit chip which is electrically connected to the first and second conductive pad arrays, and hence to the third and fourth conductive pad arrays. The substrate is wrapped about at least a portion of the integrated circuit chip such that the third and fourth conductive pad arrays collectively define a fifth conductive pad array which is electrically connectable to another stackable integrated circuit chip package.

Skip to: Description  ·  Claims  ·  References Cited  · Patent History  ·  Patent History
Description
CROSS-REFERENCE TO RELATED APPLICATIONS

The present Application is a continuation of U.S. application Ser. No. 09/482,294 entitled STACKABLE CHIP PACKAGE WITH FLEX CARRIER filed Jan. 13, 2000 now U.S. Pat. No. 6,262,895.

STATEMENT RE: FEDERALLY SPONSORED RESEARCH/DEVELOPMENT

(Not Applicable)

BACKGROUND OF THE INVENTION

The present invention relates generally to chip stacks, and more particularly to a stackable integrated circuit chip package including a flex circuit which allows multiple chip packages to be quickly, easily and inexpensively assembled into a chip stack having a minimal profile.

Multiple techniques are currently employed in the prior art to increase memory capacity on a printed circuit board. Such techniques include the use of larger memory chips, if available, and increasing the size of the circuit board for purposes of allowing the same to accommodate more memory devices or chips. In another technique, vertical plug-in boards are used to increase the height of the circuit board to allow the same to accommodate additional memory devices or chips.

Perhaps one of the most commonly used techniques to increase memory capacity is the stacking of memory devices into a vertical chip stack, sometimes referred to as 3D packaging or Z-Stacking. In the Z-Stacking process, from two (2) to as many as eight (8) memory devices or other integrated circuit (IC) chips are interconnected in a single component (i.e., chip stack) which is mountable to the “footprint” typically used for a single package device such as a packaged chip. The Z-Stacking process has been found to be volumetrically efficient, with packaged chips in TSOP (thin small outline package) or LCC (leadless chip carrier) form generally being considered to be the easiest to use in relation thereto. Though bare dies or chips may also be used in the Z-Stacking process, such use tends to make the stacking process more complex and not well suited to automation.

In the Z-Stacking process, the IC chips or packaged chips must, in addition to being formed into a stack, be electrically interconnected to each other in a desired manner. There is known in the prior art various different arrangements and techniques for electrically interconnecting the IC chips or packaged chips within a stack. Examples of such arrangements and techniques are disclosed in Applicant's U.S. Pat. Nos. 4,956,694 entitled INTEGRATED CIRCUIT CHIP STACKING issued Sep. 11, 1990, 5,612,570 entitled CHIP STACK AND METHOD OF MAKING SAME issued Mar. 18, 1997, and 5,869,353 entitled MODULAR PANEL STACKING PROCESS issued Feb. 9, 1999.

The various arrangements and techniques described in these issued patents and other currently pending patent applications of Applicant have been found to provide chip stacks which are relatively easy and inexpensive to manufacture, and are well suited for use in a multitude of differing applications. The present invention provides yet a further alternative arrangement and technique for forming a chip stack which involves the use of stackable integrated circuit chip packages including flex circuits. The inclusion of the flex circuits in the chip packages of the present invention provides numerous advantages in the assembly of the chip stack, including significantly greater ease in achieving and maintaining the alignment between the chip packages within the stack. Additionally, the use of the flex circuits allows for the assembly of the chip packages into a chip stack which has a minimal profile.

BRIEF SUMMARY OF THE INVENTION

In accordance with the present invention, there is provided a stackable integrated circuit chip package. The chip package comprises a flex circuit which itself comprises a flexible substrate having opposed, generally planar top and bottom surfaces. The substrate is preferably fabricated from a polyamide which has a thickness of several mils or less, and may have a thickness down to about 1 mil. The substrate preferably has a generally rectangular configuration defining a pair of longitudinal peripheral edge segments and a pair of lateral peripheral edge segments. Disposed on the top surface of the substrate is a first conductive pad array, while disposed on the bottom surface is a second conductive pad array. The first and second conductive pad arrays extend between the longitudinal peripheral edge segments in spaced relation to the lateral peripheral edge segments. Also disposed on the bottom surface of the substrate on opposite sides of the second conductive pad array are third and fourth conductive pad arrays which extend between the longitudinal peripheral edge segments along respective ones of the lateral peripheral edge segments. The third and fourth conductive pad arrays are each electrically connected to the second conductive pad array.

In the chip package of the present invention, the first conductive pad array preferably comprises a first set of pads, with the second conductive pad array preferably comprising a second set of pads which are arranged in an identical pattern to the first set of pads such that the pads of the first set are aligned (i.e., in registry with) respective ones of the pads of the second set. Similarly, the third conductive pad array comprises a third set of pads, with the fourth conductive pad array comprising a fourth set of pads. The third and fourth sets of pads are preferably arranged on the bottom surface of the substrate in patterns which are mirror images to each other. The pads of the third and fourth sets are electrically connected to respective ones of the pads of the second set through the use of conductive tracings.

The pads of the first through fourth sets and conductive tracings are preferably fabricated from very thin copper having a thickness in the range of from about 5 microns to about 25 microns through the use of conventional etching techniques. Advantageously, the use of the thin copper for the pads and conductive tracings allows for etching line widths and spacings down to a pitch of about 4 mils which substantially increases the routing density. The pads and tracings collectively define a conductive pattern of the flex circuit. Extending through the substrate between respective pairs of the pads of the first and second sets are a plurality of cross-slits, the use of which will be described in more detail below.

In addition to the flex circuit, the chip package of the present invention comprises an integrated circuit chip which is electrically connected to the first and second conductive pad arrays, and hence to the third and fourth conductive pad arrays by virtue of their electrical connection to the second conductive pad array via the conductive tracings. The integrated circuit chip preferably comprises a flip chip device or a fine pitch BGA (ball grid array) device having a body which is of a generally rectangular configuration defining opposed, generally planar top and bottom surfaces, a pair of longitudinal sides, and a pair of lateral sides. Protruding from the bottom surface of the body are a plurality of generally semi-spherically shaped conductive contacts which are preferably arranged in an identical pattern to the first and second sets of pads. In the present chip package, the electrical connection of the integrated circuit chip to the first and second conductive pad arrays is facilitated by the insertion of the conductive contacts into the cross-slits of respective ones of the pads of the first set, and advancement therethrough to protrude from respective ones of the pads of the second set and hence the bottom surface of the substrate.

In the chip package of the present invention, the substrate is wrapped about at least a portion of the integrated circuit chip such that the third and fourth conductive pad arrays collectively define a fifth conductive pad array which is electrically connectable to another stackable integrated circuit chip package. The fifth conductive pad array comprises the third and fourth sets of pads which, when the substrate is wrapped about the integrated circuit chip, are arranged in an identical pattern to the first and second sets of pads. The substrate is wrapped about the longitudinal sides of the body such that the fifth conductive pad array extends over the top surface of the body and the third and fourth sets of pads making up the fifth conductive pad array are in substantial alignment or registry with respective pairs of the first and second sets of pads.

The substrate is preferably sized relative to the integrated circuit chip such that the lateral peripheral edge segments of the substrate extend along the top surface of the body in generally parallel relation to each other and are separated by a narrow gap, with the lateral sides of the body being substantially flush with respective ones of the longitudinal peripheral edge segments of the substrate. As such, the integrate circuit chip is positioned upon the central portion of the substrate (which includes the first and second conductive pad arrays thereon), with the opposed end portions of the substrate (which include the third and fourth conductive pad arrays thereon) being wrapped about the integrated circuit chip so as to cover the top surface of the body thereof. These end portions of the substrate are preferably attached to the top surface of the body through the use of an adhesive. Additionally, the chip package may be provided with a pair of heat sinks which are attached to respective ones of the lateral sides of the body of the integrated circuit chip.

In addition to the end portions of the substrate being adhesively secured to the top surface of the body of the integrated circuit chip, the conductive contacts of the integrated circuit chip are preferably soldered to respective ones of the pads of the second set. In this respect, each of the conductive contacts may be pre-coated with solder paste or flux prior to the placement of the integrated circuit chip upon the first conductive pad array, with the application of heat to the chip package subsequent to the flex circuit being wrapped about the integrated circuit chip effectuating the soldering of the conductive contacts to the second set of pads, and hence the conductive pattern of the flex circuit.

Advantageously, those portions of the conductive contacts protruding from the pads of the second set and hence the bottom surface of the substrate may be electrically connected to respective ones of the conductive pads of a printed circuit board, or to respective ones of the third and fourth sets of pads of the fifth conductive pad array of another identically configured stackable integrated circuit chip package. In this respect, multiple chip packages of the present invention may be stacked upon one another, with solder paste or flux being pre-applied to the third and fourth sets of pads of the fifth conductive pad array prior to the stacking of another chip package thereupon such that the subsequent application of heat to the stack facilitates the desired electrical connection of the chip packages to each other. The engagement between the exposed portions of the conductive contacts and the third and fourth sets of pads of the fifth conductive pad array performs a self-aligning function during the soldering process, thus simply requiring that the longitudinal and lateral edges of the chip packages in the stack be aligned with each other prior to the application of heat thereto.

Those of ordinary skill in the art will recognize that the flex circuit need not necessarily be provided with the first conductive pad array in that the conductive contacts of the integrated circuit chip may be advanced through the cross-slits within the substrate and electrically mounted via soldering to only the pads of the second set forming the second conductive pad array. Additionally, the flex circuit may be adapted to be usable in conjunction with a bare die device by eliminating the cross-slits and electrically connecting the pads of the first set forming the first conductive pad array to respective ones of the pads of the second set forming the second pad array through the use of vias.

BRIEF DESCRIPTION OF THE DRAWINGS

These, as well as other features of the present invention, will become more apparent upon reference to the drawings wherein:

FIG. 1 is a top perspective view of the stackable integrated circuit chip package constructed in accordance with the present invention;

FIG. 2 is a top perspective view of the flex circuit and integrated circuit chip components of the chip package shown in FIG. 1;

FIG. 3 is a side-elevational view of the integrated circuit chip shown in FIG. 2;

FIG. 4 is a top perspective view of the bottom surface of the flex circuit of the present chip package, the top surface thereof being perspectively shown in FIG. 2;

FIG. 5 is an enlarged view of one of the conductive pads of the flex circuit;

FIG. 6 is a partial perspective view of the present chip package, illustrating the manner in which the integrated circuit chip thereof is electrically connected to the conductive pattern of the flex circuit;

FIG. 7 is a top perspective view illustrating an initial step in the sequence of assembling the present chip package;

FIG. 8 is a perspective view illustrating one of the steps in the sequence of assembling the present chip package;

FIG. 9 is a top perspective view of a chip stack including multiple chip packages of the present invention; and

FIG. 10 is a top perspective view of a chip stack similar to that shown in FIG. 9 with the further inclusion of heat sinks on each of the chip packages.

DETAILED DESCRIPTION OF THE INVENTION

Referring now to the drawings wherein the showings are for purposes of illustrating a preferred embodiment of the present invention only, and not for purposes of limiting the same, FIG. 1 perspectively illustrates a stackable integrated circuit chip package 10 constructed in accordance with the present invention. Referring now to FIGS. 2 and 4, the chip package 10 comprises a flex circuit 12 which itself comprises a flexible substrate 14 having a generally planar top surface 16 and a generally planar bottom surface 18. The substrate 14 preferably has a generally rectangular configuration defining a pair of longitudinal peripheral edge segments 20 and a pair of lateral peripheral edge segments 22. The substrate 14 is preferably fabricated from a polyamide which has a thickness of several mils or less, and may have a thickness down to about 1 mil.

Disposed on the top surface 16 of the substrate 14 is a first conductive pad array 24, while disposed on the bottom surface 18 is a second conductive pad array 26. The first and second conductive pad arrays 24, 26 are located upon a central portion 28 of the substrate 14 and extend between the longitudinal peripheral edge segments 20 in spaced relation to the lateral peripheral edge segments 22. 20 Also disposed on the bottom surface 18 of the substrate 14 on opposite sides of the second conductive pad array 26 is a third conductive pad array 30 and a fourth conductive pad array 32. The third and fourth conductive pad arrays 30, 32 are located upon respective ones of an opposed pair of end portions 34 of the substrate 14 and extend between the longitudinal peripheral edge segments 20 along respective ones of the lateral peripheral edge segments 22. The third and fourth conductive pad arrays 30, 32 are each electrically connected to the second conductive pad array 26 in a manner which will be described in more detail below.

In the chip package 10, the first conductive pad array 24 preferably comprises a first set of pads 36, with the second conductive pad array 26 preferably comprising a second set of pads 38 which are arranged in an identical pattern to the first set of pads 36 such that the pads 36 of the first set are aligned (i.e., in registry with) respective ones of the pads 38 of the second set. Similarly, the third conductive pad array 30 comprises a third set of pads 40, with the fourth conductive pad array 32 comprising a fourth set of pads 42. The third and fourth sets of pads 40, 42 are preferably arranged on the bottom surface 18 of the substrate 14 in patterns which are mirror images to each other. The pads 40, 42 of the third and fourth sets are electrically connected to respective ones of the pads 38 of the second set through the use of conductive tracings 44.

The pads 36, 38, 40, 42 of the first through fourth sets and conductive tracings 44 are preferably fabricated from very thin copper having a thickness in the range of from about 5 microns to about 25 microns through the use of conventional etching techniques. Advantageously, the use of the thin copper for pads 36, 38, 40, 42 and conductive tracings 44 allows for etching line widths and spacings down to a pitch of about 4 mils which substantially increases the routing density on the flex circuit 12. The pads 36, 38, 40, 42 and conductive tracings 44 collectively define a conductive pattern of the flex circuit 12. As seen in FIG. 5, extending through the substrate 14 between respective pairs of the pads 36, 38 of the first and second sets are a plurality of crossslits 46, the use of which will be described in more detail below.

Referring now to FIGS. 2 and 3, in addition to the flex circuit 12, the chip package 10 of the present invention comprises an integrated circuit chip 48 which is electrically connected to the first and second conductive pad arrays 24, 26, and hence to the third and fourth conductive pad arrays 30, 32 by virtue of their electrical connection to the second conductive pad array 26 via the conductive tracings 44. The integrated circuit chip 48 preferably comprises a flip chip device or a fine pitch BGA (ball grid array) device, and includes a rectangularly configured body 50 defining a generally planar top surface 52, a generally planar bottom surface 54, a pair of longitudinal sides 56, and a pair of lateral sides 58. Protruding from the bottom surface 54 of the body 50 are a plurality of generally semi-spherically shaped conductive contacts 60 which are preferably arranged in an identical pattern to each of the first and second sets of pads 36, 38. As seen in FIGS. 5 and 6 and as will also be discussed in more detail below, in the chip package 10, the electrical connection of the integrated circuit chip 48 to the first and second conductive pad arrays 24, 26 is facilitated by the insertion of the conductive contacts 60 into the cross-slits 46 of respective ones of the pads 36 of the first set, and advancement therethrough to protrude from respective ones of the pads 38 of the second set and hence the bottom surface 18 of the central portion 28 of the substrate 14.

As best seen in FIGS. 1 and 8, in the chip package 10 of the present invention, the flex circuit 12, and more particularly the substrate 14 thereof, is wrapped about at least a portion of the integrated circuit chip 48 such that the third and fourth conductive pad arrays 30, 32 collectively define a fifth conductive pad array 62 which is electrically connectable to another stackable integrated circuit chip package 10. The fifth conductive pad array 62 comprises the third and fourth sets of pads 40, 42 which, when the substrate 14 is wrapped about the integrated circuit chip 48, are arranged in an identical pattern to each of the first and second sets of pads 36, 38. The substrate 14 is wrapped about the longiudinal sides 56 of the body 50 of the integrated circuit chip 48 such that the fifth conductive pad array 62 extends over the top surface 52 of the body 50 and the third and fourth sets of pads 40, 42 making up the fifth conductive pad array 62 are in substantial alignment or registry with respective pairs of the first and second sets of pads 36, 38. As such, in assembling the chip package 10, the integrated circuit chip 48 is initially positioned upon the top surface 16 of the central portion 28 of the substrate 14, with the opposed end portions 34 of the substrate 14 thereafter being wrapped about the engagement circuit chip 48 so as to substantially cover the top surface 52 of the body 50 thereof. 52 of the body 50 and the third and fourth sets of pads 40, 42 making up the fifth conductive pad array 62 are in substantial alignment or registry with respective pairs of the first and second sets of pads 36, 38. As such, in assembling the chip package 10, the integrated circuit chip 40 is initially positioned upon the top surface 16 of the central portion 28 of the substrate 14, with the opposed end portions 34 of the substrate 14 thereafter being wrapped about the integrated circuit chip 48 so as to substantially cover the top surface 52 of the body 50 thereof.

As is most apparent from FIG. 1, the substrate 14 is preferably sized relative to the integrated circuit chip 48 such that when the substrate 14 is wrapped about the integrated circuit chip 48, the lateral peripheral edge segments 22 extend along the top surface 52 of the body 50 in generally parallel relation to each other and are separated by a narrow gap 64, and the lateral sides 58 of the body 50 are substantially flush with respective ones of the longitudinal peripheral edge segments 20 of the substrate 14. As will be recognized, the top surface 16 of the substrate 14 at the end portions 34 thereof is in direct, abutting contact with the body 50 of the integrated circuit chip 48. The end portions 34 of the substrate 14 are preferably attached to the top surface 52 of the body 50 through the use of an adhesive. Additionally, as seen in FIG. 10, since the substrate 14 is wrapped about only the longitudinal peripheral edge segments 20 of the body 14 thus leaving the lateral peripheral edge segments 22 uncovered, the chip package 10 may be provided with a pair of heat sinks 66 which are attached to respective ones of the lateral sides 58 of the body 50 of the integrated circuit chip 48.

In addition to the end portions 34 of the substrate 14 being adhesively secured to the top surface 52 of the body 50 of the integrated circuit chip 48, the conductive contacts 60 of the integrated circuit chip 48 are preferably soldered to respective ones of the pads 38 of the second set. To facilitate such soldering, each of the conductive contacts 60 may be pre-coated with solder paste or flux prior to the placement of the integrated circuit chip 48 upon the first conductive pad array 24, with the application of heat to the chip package 10 subsequent to the flex circuit 12 being wrapped about the integrated circuit chip 48 effectuating the soldering of the conductive contacts 60 to the second set of pads 38, and hence the conductive pattern of the flex circuit 12.

As is apparent from the aforementioned discussion regarding the structural attributes of the chip package 10, the preferred method of assembling the same comprises the initial step of fabricating the flex circuit 12 to include a desired conductive pattern thereon. The integrated circuit chip 48 is then positioned upon the first conductive pad array 24 in the above-described manner, with sufficient pressure being applied to the body 50 of the integrated circuit chip 48 as is needed to facilitate the advancement of the conductive contacts 60 thereof through the cross-slits 46 so as to protrude from the pads 38 of the second set. As indicated above, the conductive contacts 60 of the integrated circuit chip 48 are preferably pre-coated with solder paste or flux. Thereafter, the substrate 14 of the flex circuit 12 is tightly wrapped about the body 50 of the integrated circuit chip 48 in the above-described manner, with the end portions 34 of the substrate 14 then being adhesively secured to the top surface 52 of the body 50 to facilitate the formation of the fifth conductive pad array 62 which extends over the top surface 52 of the body 50. As will be recognized, the second conductive pad array 26 extends over the bottom surface 54 of the body 50, as does the first conductive pad array 24. However, only the second and fifth conductive pad arrays 26, 62 are exposed due to the manner in which the substrate 14 is wrapped about the integrated circuit chip 48. As will be discussed in more detail below, heat is typically not applied to the chip package 10 until the same is incorporated into a chip stack including at least one additional chip package 10.

Referring now to FIGS. 9 and 10, two or more chip packages 10 of the present invention may be assembled into a chip stack 68. In the chip stack 68, multiple chip packages 10 are stacked upon one another such that those portions of the conductive contacts 60 protruding from the flex circuit 12 in each of the chip packages 10 other than for the lowermost chip package 10 are engaged to respective ones of the third and fourth sets of pads 40, 42 of the fifth conductive pad array 62 of another chip package 10. The subsequent application of heat to the chip stack 68 facilitates a soldering process wherein the integrated circuit chips 48 of the chip packages 10 are securely mounted to respective ones of the flex circuits 12 and electrically connected to the conductive pattern thereof, and the conductive contacts 60 of the chip packages 10 other than for the lowermost chip package 10 are electrically connected to the fifth conductive pad array 62 of another chip package 10 in a manner securely mounting the chip packages 10 to each other to form the chip stack 68. To increase the strength of the electrical connections between the chip packages 10 within the chip stack 68, the third and fourth sets of pads 40, 42 of the fifth conductive pad array 62 in each chip package 10 may include additional quantities of solder paste or flux pre-applied thereto prior to the stacking of another chip package 10 thereupon.

Advantageously, the engagement between the exposed portions of the conductive contacts 60 of one chip package 10 and the third and fourth sets of pads 40, 42 of the fifth conductive pad array 62 of another chip package 10 performs a self-aligning function during the soldering process, thus simply requiring that the longitudinal and lateral edges of the chip packages 10 in the chip stack 68 be aligned with each other prior to the application of heat thereto. Though not shown, the chip packages 10 in the chip stack 68 will typically be clamped to one another prior to the application of heat thereto for purposes of maintaining the longitudinal and lateral edges of the chip packages 10 in proper registry. Such clamping may be facilitated through the use of a clip which is secured to the flex circuits 12 of the uppermost and lowermost chip packages 10 within the chip stack 68. If the chip packages 10 within the chip stack 68 are provided with the heat sinks 66 as shown in FIG. 10, such clip may be applied to the heat sinks 66 of the uppermost and lowermost chip packages 10 within the chip stack 68. Those portions of the conductive contacts 60 protruding from flex circuit 12 in the lowermost chip package 10 within the chip stack 68 may be electrically connected to respective ones of the conductive pads of a printed circuit board or mother board.

Those of ordinary skill in the art will recognize that the flex circuit 12 of the chip package 10 need not necessarily be provided with the first conductive pad array 24 in that the conductive contacts 60 of the integrated circuit chip 48 may be advanced through the cross-slits 46 within the substrate 14 and electrically mounted via soldering to only the pads 38 of the second set forming the second conductive pad array 26. Additionally, the flex circuit 12 may be adapted to be usable in conjunction with a bare die device by eliminating the cross-slits 46 and electrically connecting the pads 36 of the first set forming the first conductive pad array 24 to respective ones of the pads 38 of the second set forming the second conductive pad array 34 through the use of vias.

Additional modifications and improvements of the present invention may also be apparent to those of ordinary skill in the art. Thus, the particular combination of parts and steps described and illustrated herein is intended to represent only one embodiment of the present invention, and is not intended to serve as limitations of alternative devices within the spirit and scope of the invention.

Claims

1. A stackable integrated circuit chip package, comprising:

a flex circuit including a flexible substrate and a conductive pattern formed thereon, the flexible substrate having a central portion and an opposed end portions, the conductive pattern starting from the central portion and terminating at the opposed end portions; and
an integrated circuit chip electrically connected to the conductive pattern at the central portion;
the flex circuit being wrapped about at least a portion of the integrated circuit chip such that the conductive pattern is electrically connectable to at least one other stackable integrated circuit chip package.

2. A method of assembling a stackable integrated circuit chip package, comprising the steps of:

(a) providing a flex circuit including a flexible substrate having a conductive pattern formed thereon, the flexible substrate defining a central portion and an opposed end portions, the conductive pattern starting from the central portion and terminating at the opposed end portions;
(b) electrically connecting an integrated circuit chip to the conductive pattern at the central portion of the flexible substrate;
(c) wrapping at least one end portion about the integrated circuit chip such that the conductive pattern is electrically connectable to at least one other stackable integrated circuit chip package; and
(d) securing the integrated circuit chip and the flex circuit to each other.

3. The method of claim 2 wherein step (c) comprises:

(1) soldering the integrated circuit chip to the conductive pattern; and
(2) adhesively affixing portions of the substrate of the flex circuit to the integrated circuit chip.

4. The method of claim 2 further comprising the step of:

(d) electrically connecting the conductive pattern to another stackable integrated circuit chip package.

5. A stackable integrated circuit chip package, comprising: a flex circuit including a flexible substrate and a conductive pattern formed thereon, the flexible substrate having a central portion and opposed end portions, the conductive pattern being electrically connected to first and second conductive pad arrays disposed on the central portion on opposite surfaces of the flex substrate and to a third conductive pad array disposed on one of the opposed end portions; and an integrated circuit chip electrically connected to the conductive pattern at the central portion and the first conductive pad array, the flex circuit being wrapped about at least a portion of the integrated circuit chip to expose the third conductive pad array.

6. A method of assembling a stackable integrated circuit chip package, comprising the steps of: (a) providing a flex circuit including a flexible substrate and a conductive pattern formed thereon, the flexible substrate having a central portion and opposed end portions, the conductive pattern being electrically connected to first and second conductive pad arrays disposed on the central portion on opposite surfaces of the flex substrate and to a third conductive pad array disposed on one of the opposed end portions; (b) electrically connecting an integrated circuit chip to the conductive pattern at the central portion and the first conductive pad array; (c) wrapping the flex circuit about at least a portion of the integrated circuit chip to expose the third conductive pad array; and (d) securing the integrated circuit chip and the flex circuit to each other.

7. A stackable integrated circuit chip package, comprising: a flex circuit including a flexible substrate and a conductive pattern formed thereon, the flexible substrate having a central portion and opposed end portions, the conductive pattern being electrically connected to a central portion conductive pad array disposed on the central portion of the flex substrate and to plural conductive pads disposed on one of the opposed end portions; mad an integrated circuit chip electrically connected to the conductive pattern at the central portion conductive pad array; the flex circuit being wrapped about at least a portion of the integrated circuit chip such that the plural conductive pads disposed on one of the opposed end portions are exposed; and the plural conductive pads disposed on one of the opposed end portions defining an end portion conductive pad array that is electrically connectable to the contacts of another integrated circuit chip.

8. A method of assembling a stackable integrated circuit chip package, comprising the steps of: (a) providing a flex circuit including a flexible substrate and a conductive pattern formed thereon, the flexible substrate having a central portion and opposed end portions, the conductive pattern being electrically connected to a central portion conductive pad array disposed on the central portion of the flux substrate and to plural conductive pads disposed on one of the opposed end portions; (b) electrically connecting an integrated circuit chip to the conductive pattern at the central portion conductive pad array; (c) wrapping the flex circuit about the integrated circuit chip such that the plural conductive pads disposed on one of the opposed end portions are exposed and define an end portion conductive pad array that is electrically connectable to the contacts of another integrated circuit chip; and (d) securing the integrated circuit chip and the flex circuit to each other.

Referenced Cited
U.S. Patent Documents
3411122 November 1968 Schillier et al.
3436604 April 1969 Hyltin
3654394 April 1972 Gordon
3766439 October 1973 Isaacson
3772776 November 1973 Weisenburger
3983547 September 28, 1976 Almasi
4079511 March 21, 1978 Grabbe
4288841 September 8, 1981 Gogal
4406508 September 27, 1983 Sadigh-Behzadi
4466183 August 21, 1984 Burns
4513368 April 23, 1985 Houseman
4587596 May 6, 1986 Bunnell
4645944 February 24, 1987 Uya
4696525 September 29, 1987 Coller et al.
4712129 December 8, 1987 Orcutt
4722691 February 2, 1988 Gladd et al.
4733461 March 29, 1988 Nakano
4758875 July 19, 1988 Fujisaki et al.
4763188 August 9, 1988 Johnson
4821007 April 11, 1989 Fields et al.
4823234 April 18, 1989 Konishi et al.
4833568 May 23, 1989 Berhold
4839717 June 13, 1989 Phy et al.
4862249 August 29, 1989 Carlson
4891789 January 2, 1990 Quattrini et al.
4911643 March 27, 1990 Perry et al.
4953060 August 28, 1990 Lauffer et al.
4956694 September 11, 1990 Eide
4983533 January 8, 1991 Go
4985703 January 15, 1991 Kaneyama
5012323 April 30, 1991 Farnworth
5016138 May 14, 1991 Woodman
5034350 July 23, 1991 Marchisi
5041015 August 20, 1991 Travis
5041902 August 20, 1991 McShane
5057903 October 15, 1991 Olla
5064782 November 12, 1991 Nishiguchi
5068708 November 26, 1991 Newman
5081067 January 14, 1992 Shimizu et al.
5099393 March 24, 1992 Bentlage et al.
5104820 April 14, 1992 Go et al.
5117282 May 26, 1992 Salatino
5122862 June 16, 1992 Kajihara et al.
5138430 August 11, 1992 Gow, 3rd et al.
5138434 August 11, 1992 Wood et al.
5158912 October 27, 1992 Kellerman et al.
5159434 October 27, 1992 Kohno et al.
5159535 October 27, 1992 Desai et al.
5168926 December 8, 1992 Watson et al.
5198888 March 30, 1993 Sugano et al.
5198965 March 30, 1993 Curtis et al.
5214307 May 25, 1993 Davis
5219794 June 15, 1993 Satoh et al.
5222014 June 22, 1993 Lin
5224023 June 29, 1993 Smith et al.
5229916 July 20, 1993 Frankeny et al.
5239198 August 24, 1993 Lin et al.
5240588 August 31, 1993 Uchida
5241454 August 31, 1993 Ameen et al.
5243133 September 7, 1993 Engle et al.
5247423 September 21, 1993 Lin et al.
5252855 October 12, 1993 Ogawa et al.
5252857 October 12, 1993 Kane et al.
5259770 November 9, 1993 Bates et al.
5261068 November 9, 1993 Gaskins et al.
5262927 November 16, 1993 Chia et al.
5276418 January 4, 1994 Klosowiak et al.
5281852 January 25, 1994 Normington
5289062 February 22, 1994 Wyland
5313097 May 17, 1994 Haj-Ali-Ahmadi et al.
5347428 September 13, 1994 Carson et al.
5357478 October 18, 1994 Kikuda et al.
5361228 November 1, 1994 Adachi et al.
5375041 December 20, 1994 McMahon
5386341 January 31, 1995 Olson et al.
5394303 February 28, 1995 Yamaji
5397916 March 14, 1995 Normington
5428190 June 27, 1995 Stopperan
5438224 August 1, 1995 Papageorge et al.
5448511 September 5, 1995 Paurus et al.
5477082 December 19, 1995 Buckley, III et al.
5484959 January 16, 1996 Burns
5502333 March 26, 1996 Bertin et al.
5514907 May 7, 1996 Moshayedi et al.
5523619 June 4, 1996 McAllister et al.
5523695 June 4, 1996 Lin
5572065 November 5, 1996 Burns
5588205 December 31, 1996 Roane
5594275 January 14, 1997 Kwon et al.
5612570 March 18, 1997 Eide et al.
5631193 May 20, 1997 Burns
5642055 June 24, 1997 Difrancesco
3746934 July 1997 Stein
5646446 July 8, 1997 Nicewarner, Jr. et al.
5654877 August 5, 1997 Burns
5657537 August 19, 1997 Saia et al.
5677569 October 14, 1997 Choi et al.
5729894 March 24, 1998 Rostoker et al.
5744827 April 28, 1998 Jeong et al.
5751553 May 12, 1998 Clayton
5763296 June 9, 1998 Casati et al.
5764497 June 9, 1998 Mizumo et al.
5776797 July 7, 1998 Nicewarner, Jr. et al.
5778522 July 14, 1998 Burns
5778552 July 14, 1998 Burns
5783464 July 21, 1998 Burns
5789815 August 4, 1998 Tessier et al.
5801439 September 1, 1998 Fujisawa et al.
5804870 September 8, 1998 Burns
5805422 September 8, 1998 Otake et al.
5835988 November 10, 1998 Ishii
5841721 November 24, 1998 Kwon et al.
5869353 February 9, 1999 Levy et al.
5895970 April 20, 1999 Miyoshi et al.
5899705 May 4, 1999 Akram
5917709 June 29, 1999 Johnson et al.
5922061 July 13, 1999 Robinson
5925934 July 20, 1999 Lim
5926369 July 20, 1999 Ingraham et al.
5949657 September 7, 1999 Karabatsos
5950304 September 14, 1999 Khandros et al.
5953215 September 14, 1999 Karabatsos
5959839 September 28, 1999 Gates
5963427 October 5, 1999 Bollesen
5973395 October 26, 1999 Suzuki et al.
5995370 November 30, 1999 Nakamori
6002167 December 14, 1999 Hatano et al.
6002589 December 14, 1999 Perino et al.
6014316 January 11, 2000 Eide
6028352 February 22, 2000 Eide
6028365 February 22, 2000 Akram et al.
6034878 March 7, 2000 Osaka et al.
6040624 March 21, 2000 Chambers et al.
6072233 June 6, 2000 Corisis et al.
6084293 July 4, 2000 Ohuchi
6084294 July 4, 2000 Tomita
6097087 August 1, 2000 Farnworth et al.
6121676 September 19, 2000 Solberg
RE36916 October 17, 2000 Moshayedi
6157541 December 5, 2000 Hacke
6165817 December 26, 2000 Akram
6172874 January 9, 2001 Bartilson
6178093 January 23, 2001 Bhatt et al.
6187652 February 13, 2001 Chou et al.
6205654 March 27, 2001 Burns
6208521 March 27, 2001 Nakatsuka
6222737 April 24, 2001 Ross
6225688 May 1, 2001 Kim et al.
6233650 May 15, 2001 Johnson et al.
6234820 May 22, 2001 Perino et al.
6262895 July 17, 2001 Forthun
6265660 July 24, 2001 Tandy
6266252 July 24, 2001 Karabatsos
6281577 August 28, 2001 Oppermann et al.
6285560 September 4, 2001 Lyne
6288907 September 11, 2001 Burns
6300679 October 9, 2001 Mukerji et al.
6303981 October 16, 2001 Moden
6310392 October 30, 2001 Burns
6313998 November 6, 2001 Kledzik
6316825 November 13, 2001 Park et al.
6323060 November 27, 2001 Isaak
6329708 December 11, 2001 Komiyama
6336262 January 8, 2002 Dalal et al.
6351029 February 26, 2002 Isaak
6360433 March 26, 2002 Ross
6368896 April 9, 2002 Farnworth et al.
6376769 April 23, 2002 Chung
6392162 May 21, 2002 Karabatsos
6410857 June 25, 2002 Gonya
6426240 July 30, 2002 Isaak
6426549 July 30, 2002 Isaak
6426560 July 30, 2002 Kawamura et al.
6433418 August 13, 2002 Fujisawa et al.
6444490 September 3, 2002 Bertin et al.
6444921 September 3, 2002 Wang et al.
6446158 September 3, 2002 Karabatsos
6449159 September 10, 2002 Haba
6452826 September 17, 2002 Kim et al.
6462412 October 8, 2002 Kamei et al.
6465877 October 15, 2002 Farnworth et al.
6465893 October 15, 2002 Khandros et al.
6473308 October 29, 2002 Forthun
6486544 November 26, 2002 Hashimoto
6489178 December 3, 2002 Coyle et al.
6489687 December 3, 2002 Hashimoto
6492718 December 10, 2002 Ohmori
6509639 January 21, 2003 Lin
6514793 February 4, 2003 Isaak
6528870 March 4, 2003 Fukatsu et al.
6552910 April 22, 2003 Moon et al.
6560117 May 6, 2003 Moon
6572387 June 3, 2003 Burns et al.
6576992 June 10, 2003 Cady et al.
6588095 July 8, 2003 Pan
6590282 July 8, 2003 Wang et al.
6600222 July 29, 2003 Levardo
6614664 September 2, 2003 Lee
6620651 September 16, 2003 He et al.
6627984 September 30, 2003 Bruce et al.
6657134 December 2, 2003 Spielberger et al.
6660561 December 9, 2003 Forthun
6677670 January 13, 2004 Kondo
6683377 January 27, 2004 Shim et al.
6690584 February 10, 2004 Uzuka et al.
6699730 March 2, 2004 Kim et al.
6707684 March 16, 2004 Andric et al.
6709893 March 23, 2004 Moden et al.
6768660 July 27, 2004 Kong et al.
6781240 August 24, 2004 Choi
6803651 October 12, 2004 Chiang
6812567 November 2, 2004 Kim et al.
6833984 December 21, 2004 Belgacem
6849949 February 1, 2005 Lyu et al.
6876074 April 5, 2005 Kim
6884653 April 26, 2005 Larson
6891729 May 10, 2005 Ko et al.
6908792 June 21, 2005 Bruce et al.
6914324 July 5, 2005 Rapport et al.
6919626 July 19, 2005 Burns
20010006252 July 5, 2001 Kim et al.
20010013423 August 16, 2001 Dalal et al.
20010015487 August 23, 2001 Forthun
20010035572 November 1, 2001 Isaak
20010040793 November 15, 2001 Inaba
20020006032 January 17, 2002 Karabatsos
20020030995 March 14, 2002 Shoji
20020048849 April 25, 2002 Isaak
20020076919 June 20, 2002 Peters et al.
20020101261 August 1, 2002 Karabatsos
20020139577 October 3, 2002 Miller
20020164838 November 7, 2002 Moon et al.
20020180022 December 5, 2002 Emoto
20030016710 January 23, 2003 Kamoto
20030045025 March 6, 2003 Coyle et al.
20030049886 March 13, 2003 Salmon
20030081392 May 1, 2003 Cady et al.
20030107118 June 12, 2003 Pflughaupt et al.
20030109078 June 12, 2003 Takahashi et al.
20030168725 September 11, 2003 Warner et al.
20040000708 January 1, 2004 Rapport et al.
20040021211 February 5, 2004 Damberg
20040031972 February 19, 2004 Pflughaupt et al.
20040045159 March 11, 2004 DiStefano et al.
20040065963 April 8, 2004 Kamazos
20040075991 April 22, 2004 Haba et al.
20040099938 May 27, 2004 Kang et al.
20040104470 June 3, 2004 Bang et al.
20040115866 June 17, 2004 Bang et al.
20040150107 August 5, 2004 Cha et al.
20040157352 August 12, 2004 Beroz et al.
20040203190 October 14, 2004 Pflughapt et al.
20040217461 November 4, 2004 Damberg
20040217471 November 4, 2004 Haba
20040238931 December 2, 2004 Haba et al.
20040245617 December 9, 2004 Damberg et al.
20050018495 January 27, 2005 Bhakta et al.
20050035440 February 17, 2005 Mohammed
20050040508 February 24, 2005 Lee
20050133897 June 23, 2005 Baek et al.
Foreign Patent Documents
004215467 November 1992 DE
004214102 December 1992 DE
0426-303 October 1990 EP
359088863 May 1984 JP
60-254762 December 1985 JP
3641047659 March 1986 JP
62-230027 August 1987 JP
4209562 July 1992 JP
4-4368167 December 1992 JP
50-29534 February 1993 JP
63-153849 June 1998 JP
2000/307029 November 2000 JP
2001/077294 March 2001 JP
2001/085592 March 2001 JP
2001/332683 November 2001 JP
2003/037246 February 2003 JP
2003/086760 March 2003 JP
2003/086761 March 2003 JP
2003/309246 October 2003 JP
2003/309247 October 2003 JP
2003/347475 December 2003 JP
2003/347503 December 2003 JP
WO 03/037053 May 2003 WO
Other references
  • Flexible Printed Circuit Technology—A Versatile Interconnection Option. (Website 2 pages) Fjelstad, Joseph. Dec. 3, 2002.
  • Die Products: Ideal IC Packaging for Demanding Applications—Advanced packaging that's no bigger than the die itself brings together high performance and high reliabliity with small size and low cost. (Website 3 pages with 2 figures) Larry Gilg and Chris Windsor. Dec. 23, 2002. Published on Internet.
  • Chip Scale Review Online—An Independent Journal Dedicated to the Advancement of Chip-Scale Electrons. (Website 9 pages) Fjelstad, Joseph, Pacific Consultants L.L.C., Published Jan. 2001 on Internet.
  • Flexible Thinking Examining the Flexible Circuit Tapes. (Website 2 pages) Fjelstad, Joseph., Published Apr. 20, 2000 on Internet.
  • Ron Bauer, Intel. “Stacked-CSP Delivers Flexibility, Reliablilty, and Space-Saving Capabilities”, vol. 3, Spring 2002. Published on the Internet.
  • Tessera Introduces uZ ä—Ball Stacked Memory Package for Computing and Portable Electronic Products Joyce Smaragdis, Tessera Public Relations, Sandy Skees, MCA PR (www.tessera.com/news_events/press_coverage.cfm); 2 figures that purport to be directed to the uZä—Bali Stacked Memory p Package Published Jul. 17, 2002 in San Jose, Ca.
  • Denise-Pac Microsystems, Breaking Space Barriers, 3-D Technology 1993.
  • 1993 Proceedings, 42nd Electronic Components & Technology Conference, May 18-20, 1992.
  • Research Disclosure, Organic Card Device Carrier, 31318, May 1990, No. 313.
  • IBM Technical Disclosure Bulletin, vol. 23, No. 12, May 1981.
  • IBM Technical Disclosure Bulletin, vol. 20, No. 11A, Apr. 1978.
  • IBM Technical Disclosure Bulletin, vol. 32, No. 38, Aug. 1989.
  • Orthogonal Chip Mount—A 3D Hybrid Wafer Scale Integration, International Electron Device Meeting IEDM Technical Digest, Washington, D.C., Dec. 6-9, 1987.
Patent History
Patent number: RE41039
Type: Grant
Filed: Oct 26, 2004
Date of Patent: Dec 15, 2009
Assignee: Entorian Technologies, LP (Austin, TX)
Inventor: John A. Forthun (Glendora, CA)
Primary Examiner: Hae Moon Hyeon
Attorney: Fish & Richardson P.C.
Application Number: 10/974,046
Classifications
Current U.S. Class: Flexible Board (361/749); Circuit Board Mounted (361/719); Interconnection Details (361/803); Overlying Second, Coextensive Micro Panel Circuit Arrangement (439/69); Directly Attached To Semiconductor Device (257/707)
International Classification: H05K 1/00 (20060101); H01R 12/00 (20060101); H05K 1/11 (20060101); H01L 23/10 (20060101);