Stressed substrates for transient electronic systems

A stressed substrate for transient electronic systems (i.e., electronic systems that visually disappear when triggered to do so) that includes one or more stress-engineered layers that store potential energy in the form of a significant internal stress. An associated trigger mechanism is also provided that, when triggered, causes an initial fracture in the stressed substrate, whereby the fracture energy nearly instantaneously travels throughout the stressed substrate, causing the stressed substrate to shatter into multiple small (e.g., micron-sized) pieces that are difficult to detect. The internal stress is incorporated into the stressed substrate through strategies similar to glass tempering (for example through heat or chemical treatment), or by depositing thin-film layers with large amounts of stress. Patterned fracture features are optionally provided to control the final fractured particle size. Electronic systems built on the substrate are entirely destroyed and dispersed during the transience event.

Skip to: Description  ·  Claims  ·  References Cited  · Patent History  ·  Patent History
Description

This application is a continuation reissue of application Ser. No. 15/726,944, which is an application for reissue of U.S. Pat. No. 9,154,138, which are incorporated herein by reference in their entireties. More than one reissue application has been filed for the reissue of U.S. Pat. No. 9,154,138. The reissue applications are application Ser. No. 16/537,258 (the present application), which is a continuation reissue of U.S. Pat. No. 9,154,138; and Ser. No. 15/726,944, which is a reissue of U.S. Pat. No. 9,154,138.

STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH AND DEVELOPMENT

This invention was made with Government support under Contract No. HR0011-14-C-0013 (G017.3765) awarded by defense Advanced Research Projects Agency. The Government has certain rights in this invention.

FIELD OF THE INVENTION

This invention relates to transient electronic systems, and in particular to substrates used in transient electronic systems.

BACKGROUND OF THE INVENTION

Large area sensing is critical for a variety of military, ecological and commercial interests and has historically been served through the use of centralized long-range sensors. However, rapid improvements in miniaturization of electronic systems have significantly improved the capabilities of small sensor devices. These micro-sensors have the potential to create “large N” distributed networks with advantages in operational adaptability, non-traditional sensing modalities that are only possible with close proximity, increased sensitivity and knowledge extraction through networked intelligence.

While distributed network systems have remarkable promise, their realistic use is limited by risks associated with their accumulation in the environment, detection and defeat, and exploitation due to inability to maintain positive control (unlike centralized long-range sensors).

The phrase “transient electronics” refers to a relatively new family of electronic devices that disappear (disaggregate and disperse) within a set period of time, making them ideally suited for distributed network systems. Conventional transient electronic systems typically rely on the use of soluble substrates and electronic materials (such as silk). When placed into solvent (typically water), these conventional substrates and electronics slowly dissolve into solution. As such, a distributed network system made up of conventional transient electronic devices can be expected to “disappear” over a relatively short amount of time (e.g., after periodic rainfall).

Although the conventional transient electronic approaches achieve the goal of causing the electronics to “disappear” after use, the long dissolution period required to achieve complete disaggregation and dispersal make the conventional approaches unfit for discrete (e.g., military) applications that require rapid and complete disaggregation upon command. Moreover, the conventional approaches utilize materials that are not compatible with existing integrated circuit fabrication and assembly techniques, requiring the development of new IC fabrication processes at significant cost.

What is needed is a substrate for transient electronics that is compatible with existing IC fabrication techniques, and achieves complete, on-command disaggregation of the electronic circuitry formed thereon.

SUMMARY OF THE INVENTION

The present invention is directed to a stressed substrate for transient electronic systems that utilizes one or more stress-engineered layers to store potential energy in the form of residual, self-equilibrating internal stresses, and an associated transient event triggering mechanism that, upon receiving a trigger signal, generates an initial fracture that causes the stressed substrate to suddenly and catastrophically release the stored potential energy in a manner that completely disaggregates (“powderizes”) the stressed substrate into micron-sized particulates (i.e., 100 μm across) using a mechanism similar to that captured in a Prince Rupert's Drop. The stressed substrate is stable enough to support either mounted or fabricated electronics thereon. In one embodiment, the stressed substrate comprises a suitable semiconductor material (e.g., SiO2) that is compatible with existing IC fabrication techniques. The stress-engineered layers include at least one tensile layer and at least one compressive layer that are operably attached together such that release of the potential energy powderizes the stressed substrate and any electronic devices disposed thereon. The transient event triggering system is connected to the stressed substrate, and includes an actuating mechanism that controls release of the potential energy, i.e., by generating an initial fracture in the stressed substrate upon receipt of a trigger signal (e.g., an externally delivered current pulse or a radio frequency signal). The present invention thus facilitates the production of transient electronic systems that reliably disappear (powderize) in a significantly shorter amount of time than is possible using conventional (e.g., soluble substrate) approaches. Moreover, because the stressed substrate is compatible with low-cost existing IC fabrication techniques, the present invention facilitates the production of transient electronic systems having custom-fabricated IC devices and/or the incorporation of high-performance off-the-shelf electronic devices with minimal (or potentially without any) modification to core IC fabrication process.

According to alternative exemplary embodiments, stressed substrates are fabricated either by depositing stress-engineered substrate layers using, for example, plasma vapor deposition techniques in which the deposition parameters (i.e., temperature or pressure) are varied such that the layers collectively contain a significant inbuilt stress gradient, or by post-treating the substrate material using strategies similar to glass tempering (e.g., by way of ion-exchange, heat or chemical treatment). In some cases, the stress-engineered substrate layers are sequentially deposited on top of each other inside a sacrificial mold that is later removed (i.e., such that the stressed substrate is entirely formed by the deposited stress-engineered substrate layers). In other cases, the stress-engineered layers are formed over a central core substrate. In each case, the stressed substrate includes at least one tensile stress layer having a residual tensile stress and at least one compressive stress layer having a residual compressive stress, where the compressive stress layer is operably integrally connected to the tensile stress layer such that residual tensile and compressive stresses are self-equilibrating (i.e., such that the laminated structure is stable), and such that the residual tensile and compressive stresses are sufficient to cause complete powderization of the substrate upon application of a triggering force (i.e., an initial fracture) by way of a suitable trigger mechanism (e.g., one of a resistive heat element, a chemical reaction element, and a mechanical pressure element).

According to an aspect of the present invention, transient electronic systems are fabricated by forming a stressed substrate using the methods mentioned above, and then disposing (i.e., fabricating or mounting) one or more electronic elements and one or more trigger mechanisms on the stressed substrate. According to alternative embodiments, the electronic devices are attached to the stressed substrate using various techniques. In one exemplary embodiment, already-formed microelectronic circuit “chips” are attached to the substrate using a bonding method (such as using sealing glasses or anodic bonding) that allows crack propagation to destroy the adhered chips. That is, during the transience event, not only will the substrate fracture into small difficult to detect particles, but the bonded microelectronic devices will also fracture into small particulates as well. The final particle size after triggering is based upon factors such as the stress profile and substrate thickness. In one embodiment, the IC chip is thinned and/or patterned to provide fracture points (features) that assist in controlling the final fractured particle size (i.e., the fracture features are formed such that, when the substrate is powderized by release of the stored potential energy, the substrate fractures along the patterned fracture features. In another embodiment, standard thin-film fabrication (e.g., photolithographic or inkjet printing) techniques are used to fabricate the electronic devices directly into and/or on the stressed substrate such that, upon triggering, the energy released by the stressed substrate destroys the thin, brittle functional layers and all electronics formed thereon.

BRIEF DESCRIPTION OF THE DRAWINGS

These and other features, aspects and advantages of the present invention will become better understood with regard to the following description, appended claims, and accompanying drawings, where:

FIG. 1 is a top side perspective view showing a transient electronic device produced in accordance with an exemplary embodiment of the present invention;

FIGS. 2(A), 2(B), 2(C), 2(D) and 2(E) are simplified cross-sectional side views showing the production of a stressed substrate according to an embodiment of the present invention;

FIGS. 3(A), 3(B), 3(C), 3(D) and 3(E) are simplified cross-sectional side views showing the production of a stressed substrate according to another embodiment of the present invention;

FIGS. 4(A), 4(B), 4(C), 4(D) and 4(E) are simplified cross-sectional side views showing the production of a stressed substrate according to another embodiment of the present invention;

FIGS. 5(A), 5(B), 5(C), 5(D), 5(E), 5(F) and 5(G) are cross-sectional side views showing a transient electronic device produced in accordance with another embodiment of the present invention;

FIGS. 6(A), 6(B), 6(C), 6(D), 6(E), 6(F) and 6(G) are cross-sectional side views showing a transient electronic device produced in accordance with another embodiment of the present invention; and

FIGS. 7(A), 7(B), 7(C), 7(D) and 7(E) are cross-sectional side views showing a transient electronic device produced in accordance with another embodiment of the present invention.

DETAILED DESCRIPTION OF THE DRAWINGS

The present invention relates to an improvement in transient electronic devices. The following description is presented to enable one of ordinary skill in the art to make and use the invention as provided in the context of a particular application and its requirements. As used herein, directional terms such as “upper”, “upward”, “lower”, “downward”, are intended to provide relative positions for purposes of description, and are not intended to designate an absolute frame of reference. Various modifications to the preferred embodiment will be apparent to those with skill in the art, and the general principles defined herein may be applied to other embodiments. Therefore, the present invention is not intended to be limited to the particular embodiments shown and described, but is to be accorded the widest scope consistent with the principles and novel features herein disclosed.

FIG. 1 is a simplified diagram including perspective views showing a transient electronic device 100 in a pre-transience “whole” state (i.e., device 100(t0) shown in the middle portion of FIG. 1) and a post-transience “powderized” state (i.e., device 100(t1) shown in the lower portion of FIG. 1). Referring to the middle of FIG. 1, in the pre-transience state (e.g., immediately after production), transient electronic device 100(t0) generally includes an integrated circuit (functional) layer 120 and a trigger mechanism 130 that are disposed on a stressed substrate 110, which is characterized as shown in the bubble at the upper portion of FIG. 1. Functional layer 120 of device 100(t0) includes one or more electronic elements 122 that perform a prescribed useful function (e.g., sensor operations) up until the transient event. As described in additional detail below, trigger mechanism 130 initiates the transient event, e.g., by generating an initial fracture F0 (shown in the bubble immediately below device 100(t0)). As depicted by device 100(t1), the initial fracture propagates through stressed substrate 110 and the associated structures, causing the device to undergo powderization (i.e., fragmentation into tiny particles 101, one of which is depicted in the bubble located in the lowermost portion of FIG. 1).

Referring to device 100(t0) and to the bubble located in the uppermost portion of FIG. 1, stressed substrate 110 is a wafer-like structure including at least one tensile stress layer 110-1 having a residual tensile stress and at least one compressive stress layer 110-2 having a residual compressive stress. Tensile stress layer 110-1 and compressive stress layer 110-2 (collectively referred to herein as “stress-engineered layers) are operably integrally connected together such that residual tensile and compressive stresses are self-equilibrating and produce a stress gradient (e.g., indicated by the simplified stress graph shown at the right of the bubble). As set forth in additional detail below, the stress-engineered layers 110-1 and 110-2 are fabricated either by post-treating a substrate material using strategies similar to glass tempering (e.g., by way of heat or chemical treatment), or by depositing the substrate layers using, for example chemical, vapor deposition techniques in which the deposition parameters (i.e., temperature, pressure, chemistry) are varied such that the layers collectively contain a significant inbuilt stress gradient. Note that the arrangement of stress-engineered layers 110-1 and 110-2 indicated in the upper bubble is not intended to be limiting in that one or more non-stressed substrate layers may be disposed between the two stress-engineered layers, and in that the stress gradient is not necessarily linear.

Referring to the middle of FIG. 1, functional layer 120 includes a suitable base layer 121 preferably formed using a semiconductor material (e.g., SiO2) that is compatible with existing IC fabrication techniques, and one or more electronic elements 122 that are fabricated on and in base layer 121 that perform one or more designated (e.g., sensor) operations. As described in additional detail below, functional layer 120 is operably attached to the stressed substrate 110 such that release of the potential energy powderizes both stressed substrate 110 and functional layer 120, along with any electronic devices disposed thereon.

Referring to the lower-middle portion of FIG. 1, trigger mechanism 130 serves to initiate a transient event that controls the release of potential energy stored in stressed substrate 110 in response to a suitable trigger signal TS (e.g., an externally delivered current pulse or a radio frequency signal). As indicated in the middle bubble of FIG. 1, trigger mechanism 130 is disposed on substrate 110 and constructed such that the transient event is initiated, for example, by generating an initial fracture F0. As indicated in the middle bubble, this initial fracture F0 is propagated by way of secondary fractures FP that travel rapidly throughout stressed substrate 110, whereby the potential energy stored in stressed substrate 110 is suddenly and catastrophically released in a manner that completely disaggregates (powderizes) the stressed substrate into micron-sized particulates 101 (i.e., having length L, width W, and height H dimensions that are less than approximately 100 μm across, as illustrated in the bubble located at the bottom of FIG. 1).

According to an aspect of the present invention, the mechanism by which transient device 100 is powderized during the above-described transient event is similar to that associated with a Prince Rupert's Drop. A Prince Rupert's Drop is formed by simply dropping a bead of molten glass into water, cooling the surface of the drop much more rapidly than the bulk during solidification. This leads to compressive stress on the surface of the glass and tensile stress within the bulk. The resulting glass is very strong as the surface stress resists cracking, however the tail is thin enough that it can be broken; when this is done the elastic strain energy within the drop is released rapidly (fracture propagation steeps are >1000 ms−1) and the drop is shattered into powder. The disaggregation of stressed substrate 110 in response to a transient event trigger signal TS is similar to that of a Prince Rupert's Drop, and hence the terms “powderize” and “powderization” are defined herein to describe a disaggregation event similar to that associated with a Prince Rupert's Drop.

Referring to the lower portion of FIG. 1, by utilizing suitable device fabrication techniques and trigger mechanisms (some of which are described below), the above-mentioned transient event facilitates the controlled nearly instantaneous powderization of the entirety of device 100(t1) (i.e., functional layer 120) into particles of 100 μm or smaller that are not discernible by the human eye at greater than 50 cm viewing distance. That is, by storing sufficient potential energy in stressed substrate 110 to powderize functional layer 120, and by providing trigger mechanism 130 for releasing the potential energy on command, the present invention facilitates the production of transient electronic devices 100 that reliably essentially disappear on command and in a significantly shorter amount of time than is possible using conventional (e.g., soluble substrate) approaches. Moreover, because stressed substrate 110 is compatible with low-cost existing IC fabrication techniques, the present invention facilitates the production of transient electronic systems having custom-fabricated IC devices and/or the incorporation of high-performance off-the-shelf electronic devices with minimal (or potentially without any) modification to core IC fabrication process.

Various methods may be used to generate stressed substrate 110 utilized in transient electronic device 100 (shown in FIG. 1). A first approach to forming stressed substrates involves thin film sputter deposition. In thin film sputter deposition, generally two distinct regimes can be identified leading to very different film morphology and characteristics, and result in either compressive or tensile stress. Metals are often used because of functionality (e.g., electrical properties), their structural qualities (e.g., ductility), and the fact that a conductive sputter target allows for a simple, high yield, glow discharge DC magnetron sputtering process. However, stress-engineered metal oxides and glasses (silicon oxides) can be sputtered as well; these insulating or semiconducting films can be sputter deposited by either radiofrequency (RF) sputtering or by reactive sputtering in a mixed inert/reactive gas plasma (e.g. argon/oxygen). The assignee of the present invention has generated films of stress engineered vanadium oxide using the latter method, for use as temperature sensitive micro-probes. In addition, relatively thick oxide films have been sputter deposited and stress engineered in order to minimize intrinsic stress.

To achieve reliable powderization yielding fragmentation particulates ≤100 μm in any lateral dimension, the presently preferred methodology for generating stressed substrates involves adapting stress-engineered thin film fabrication techniques with ion-exchange tempering to create optimal stress profiles in glass (SiO2) substrates. The presently preferred stressed substrate fabrication methodologies are set forth in the exemplary embodiments described below with reference to FIGS. 2(A) to 2(E), 3(A) to 3(E), and 4(A) to 4(E).

FIGS. 2(A) to 2(E) illustrate a first methodology in which a stressed substrate 110A is built up by patterned SiO2 stressed substrates generated entirely using plasma vapor deposition (PVD) techniques. This methodology provides a high degree of control over the specific stress profile generated in the stressed substrate, and introduces a completely new way to create tempered glass, with continuous control over glass formulation and morphology through the thickness dimension of the stressed substrate. Referring to FIG. 2(A), a wafer 200 (e.g., silicon or other material) is coated with a release layer 210, most likely a metal. In FIG. 2(B), a thick liftoff mask 220 is then patterned on release layer 210 such that mask 220 defines an opening 222. Note that wafer 200, release layer 210 and mask 220 form a sacrificial structure. Referring to FIGS. 2(C) and 2(D), PVD processing is then used to create the stress engineered layers 110A-1 and 110A-2 in opening 222, placing stresses in the deposited substrate material 230-1 and 230-2, for example, by altering the process parameters (e.g., using different temperatures T1 and T2 and/or pressures P1 and P2). Finally, as indicated in FIG. 2(E), the mask is then lifted off, and stressed substrate 110A is singulated (removed) from the remaining sacrificial structure by underetching the release layer.

FIGS. 3(A) to 3(E) illustrate a second methodology in which a stressed substrate 110B is built up by patterned SiO2 on a thin glass core using PVD techniques. This methodology avoids a possible drawback to the first methodology (i.e., that the thick PVD processing proves unreliable), but in a similar manner provides a high degree of control over the specific stress profile generated in the stressed substrate. Referring to FIG. 3(A), the process begins using a substantially unstressed glass core substrate 110B-0 having a thickness T0 in the range of 25 μm and 100 μm. Suitable glass core substrates are currently produced by Schott North America, Inc. of Elmsford, N.Y., USA). Referring to FIGS. 3(B) to 3(E), SiO2 is then deposited on alternating sides of core substrate 110B-0 via PVD using methods similar to those described above. Specifically, FIG. 3(B) shows the deposition of material 230-1 in a manner that forms stress-engineered layer 110B-11 on core substrate 110B-0. FIG. 3(C) shows the deposition of material 230-2 in a manner that forms stress-engineered layer 110B-21 on an opposite side of core substrate 110B-0. FIG. 3(C) shows the subsequent deposition of material 230-1 in a manner that forms stress-engineered layer 110B-12 on core layer 110B-11, and FIG. 3(E) shows the deposition of material 230-2 in a manner that forms stress-engineered layer 110B-22 layer 110B-21. FIG. 3(E) shows completed stressed substrate 110B including core substrate (central, substantially unstressed layer) 110B-0 with stress-engineered layers 110B-11, 110B-12, 110B-21 and 110B-22 formed thereon. A possible drawback to this methodology is that, because core substrate 110B-0 is freestanding and the deposited stress-engineered layers have high stress, each stress-engineered layer must be made thin enough that no de-bonding or cracking occurs, and that core substrate 110B-0 is not caused to flex excessively. One possible approach will be to construct a custom fixture that can rotate the samples inside the deposition chamber during PVD. Another possible challenge will be developing suitable surface preparation and deposition process parameters so that good film adhesion is achieved.

FIGS. 4(A) to 4(E) illustrate a third methodology in which a stressed substrate 110C is produced by subjecting a core substrate to one of an ion-exchange tempering treatment, a chemical treatment and a thermal treatment. Specifically, FIGS. 4(A) to 4(E) illustrate an exemplary ion-exchange tempering treatment during which various stress profiles are introduced in a core substrate via molten-salt ion exchange. FIG. 4(A) shows a core substrate 110C-0 over a vat 250 containing a molten-salt solution 255. FIG. 4(B) shows core substrate 1100-0 immediately after submersion in molten-salt solution 255, FIG. 4(C) shows core substrate 110C-0 after a first time period of submersion in molten-salt solution 255 in which a first stress-engineered layer 110C-1 is formed, and FIG. 4(D) shows the structure after a second time period of submersion in molten-salt solution 255 in which a second stress-engineered layer 110C-2 is formed on first stress-engineered layer 110C-1. FIG. 4(E) shows completed stressed substrate 1000 including central core substrate 110C-0 and stress-engineered layers 110C-1 and 110C-2.

According to a fourth methodology, a hybrid of the above second and third methods is employed in which diced, thin glass core substrates are ion-exchange tempered, and then multiple layers of SiO2 are deposited on the tempered substrates to further increase the induced stresses. This combined approach has the advantage that much higher central tension values should be attainable by varying the parameters of the ion exchange or the thickness of the layering materials and their relative stress mismatch.

FIGS. 5(A) to 5(F) depict the fabrication and subsequent actuation of a transient electronic device 100D according to another embodiment of the present invention.

FIG. 5(A) depicts a stressed substrate 110D produced in accordance with any of the methodologies mentioned above.

FIGS. 5(B) and 5(C) depict the formation of a trigger mechanism 130D on stressed substrate 110D according to a currently preferred embodiment. Trigger mechanism 130D is electrical, and more specifically utilizes a heating element to generate local heating in response to an applied electrical pulse. As indicated in these figures, trigger mechanism 130D is constructed by forming a wide/thicker lower resistance electrodes 132D (shown in FIG. 5(B)), and then forming a resistive, thin, narrow resistor structure 135D (shown in FIG. 5(C)) between electrodes 132D, where resistor structure 135D is formed using a material that is capable of sustaining high temperature (e.g., a mental such as tungsten). Trigger mechanism 130D is fabricated directly onto stressed substrate 110D using standard microfacrication techniques (vapor deposition and photo-patterning) or simply through shadow-masked evaporation. The mechanism of fracture generated by trigger mechanism 130D is hoop stress generated as the portion of stressed substrate 110D heated by resistor structure 135D expands. Simulation of such triggering mechanisms indicate that 0.5 ms after the current pulse is applied, tensile hoop stresses in the range of 100-150 MPa are present below the resistor structure—this would be sufficient to initiate fracture in almost any traditionally tempered glass. These simulation results show that large surface tensile stresses can be obtained with a modest amount of current and energy. In this example, based on resistance estimates using properties for tungsten, the current is approximately 70 mA, and the voltage developed across the resistor is about 80 mV. These amounts are well within the capabilities of currently available small-form-factor batteries.

FIG. 5(D) depicts the disposition of an IC device 120D on stressed substrate 110D according to a currently preferred embodiment. The preferred circuit proxy is a bare single-crystal silicon chip, thinned via CMP to realistic thicknesses. The inventors do not believe that the lack of CMOS processing layers changes the mechanical properties of the proxy chip significantly compared to actual chips. The key to achieving fragmentation of this type of chip is coupling the propagating cracks from stressed substrate 110D into the silicon of IC chip 120D. This process can be viewed as a competition between two possible outcomes: a crack can propagate upward into the silicon, or make a sharp turn and instead propagate through the bond region, leading to de-bonding. To exceed the ratio needed for a glass/silicon bond, a low-melting-point sealing glass 125D is utilized to secure IC 120D to stressed substrate 110D. Alternatively, an anodic, eutectic and adhesive bonding is used to secure IC 120D to stressed substrate 110D.

FIGS. 5(E) to 5(G) illustrate the subsequent completion and actuation of transient electronic device 100D. FIG. 5(E) depicts completed device 100D formed by stressed substrate 110D, IC chip (functional substrate or layer) 120D, and triggering mechanism 130D. FIGS. 5(F) and 5(G) show the subsequent controlled destruction (disaggregation) of device 100D, with FIG. 5(F) depicting device 100D(t0) during the transmission of a radio-frequency trigger signal RF-TS to triggering mechanism 130D, which in turn generates an initial fracture F0 in stressed substrate 110E by way of localized heating, and FIG. 5(G) depicting the subsequent powderized device 100D(t1) caused by the propagation of fractures throughout the various structures, thereby forming particles 101E(t1).

In addition to the localized heating approach described in the previous embodiment, other trigger mechanisms may be utilized to generate the initial fracture required to generate powderization of the stressed substrate. For example, suitable triggering mechanisms may be produced that generate localized fracturing using by initiating a chemical reaction on the surface of the stressed substrate, or by applying a localized mechanical pressure (e.g., using a piezoelectric element) to the stressed stressed substrate.

FIGS. 6(A) to 6(G) depict the fabrication and actuation of a transient electronic device 100E according to another embodiment of the present invention in which defects sites are created to promote fracturing.

FIGS. 6(A) to 6(C) depict the generation of IC chips 120E having the requisite facture features. FIG. 6(A) depicts a “normal” semiconductor (e.g., monocrystalline silicon) functional substrate 121F during an established low-cost, high-volume (e.g., CMOS) fabrication process in which electronic elements are produced on upper surface 121F. FIG. 6(B) depicts functional substrate 121E after lower surface 121L is subject to polishing (i.e., to reduce the substrate thickness), and the generation of patterned fracture features 125E by laser beams 260 directed onto lower surface 121L from a laser ablation tool using known laser-scoring techniques. Alternatively, a process similar to “stealth dicing” technology developed by Hamamatsu Photonics K.K. of Japan may be used, in which a laser focus internal to the silicon creates defects which promote cracking. FIG. 6(C) shows subsequent dicing cuts D applied to segment the wafer into individual IC die 120E.

FIGS. 6(D) to 6(G) illustrate the subsequent completion of transient electronic device 100E using IC die 120E. FIG. 6(D) depicts mounting IC die (functional substrate) 120E on stressed substrate 110E, which is produced in accordance with any of the methodologies mentioned above, by way of a sealing glass 127E (or an anodic bond) in the manner described above. FIG. 6(E) depicts completed device 100E formed by stressed substrate 110E, IC chip (functional substrate or layer) 120E, and a triggering mechanism 130E formed in accordance with any of the embodiments mentioned above. FIGS. 6(F) and 6(G) show the subsequent controlled destruction (disaggregation) of device 100E, with FIG. 6(F) depicting device 100E(t0) during the transmission of trigger signal RF-TS to triggering mechanism 130E, which in turn generates an initial fracture F0 in stressed substrate 110E according to one of the mechanisms mentioned above, and FIG. 6(G) depicting the subsequent powderized device 100E(t1) caused by the propagation of fractures throughout the various structures, thereby forming particles 101E(t1). The resulting patterned fracture features (grooves) 125E should have a much higher defect density than the base polished silicon, so cracks are expected to readily form at these features, whereby fragmentation (i.e., the size of particles 101E(t1)) is controlled through the spacing of these defects.

FIGS. 7(A) to 7(C) depict the fabrication and actuation of a transient electronic device 100F according to another exemplary embodiment of the present invention in which a thin-film polysilicon and/or amorphous silicon proxy is used to form electronic elements directly on a stressed substrate 100F. FIG. 7(A) depicts a stressed substrate 110F produced in accordance with any of the methodologies mentioned above with a base functional layer 120F (e.g., polycrystalline or amorphous silicon) formed thereon, FIG. 7(B) depicts the subsequent generation of electronic elements 122 in and on base functional layer 120E-1 by way of existing large area electronic ink-jet print processes, and FIG. 7(C) depicts the subsequent generation of a triggering mechanism 130F according to any of the embodiments mentioned above, thereby completing device 100F. FIGS. 7(D) and 7(E) show the subsequent controlled destruction (disaggregation) of device 100F, with FIG. 7(D) depicting device 100F(t0) during the transmission of trigger signal RF-TS to triggering mechanism 130F, which in turn generates an initial fracture F0 in stressed substrate 110F according to one of the mechanisms mentioned above, and FIG. 7(E) depicting the subsequent powderized device 100F(t1) caused by the propagation of fractures throughout the various structures, thereby forming particles 101F (t1). This embodiment may be useful, for example, if for some reason the single-crystal approach fails. That is, thin film circuitry 122F represents a way to reach near-COTS-level performance with stressed substrates 110F. If processed correctly, thin film silicon layer 120F forms a bond to stressed substrate 110F that is similar to that of the stressed substrate material (e.g., glass). Furthermore, polysilicon and amorphous silicon are weaker than single-crystal silicon, and existing thin-film printing processes allow very thin layers to be formed and processed as the functional materials directly on the stressed substrate (rather than requiring a thicker single-crystal silicon substrate as support between the transient substrate and the functional materials). For these reasons, this approach presents a relatively low risk path to demonstrating silicon circuit proxies on stressed substrates. However, there are challenges associated with this approach as well. For example, there are multiple handling and processing steps that will expose the substrates to stresses and thermal gradients that could inadvertently trigger fragmentation, so custom processing may need to be developed.

Although the present invention has been described with respect to certain specific embodiments, it will be clear to those skilled in the art that the inventive features of the present invention are applicable to other embodiments as well, all of which are intended to fall within the scope of the present invention.

Claims

1. A transient electronic device apparatus, comprising:

a stressed stress engineered substrate including at least one tensile stress layer having a residual tensile stress and at least one compressive stress layer having a residual compressive stress and being operably integrally connected to the at least one tensile stress layer such that residual tensile and compressive stresses are self-equilibrating; and
a trigger mechanism attached coupled to the stressed stress engineered substrate and including means for generating, the trigger mechanism configured to generate an initial fracture in said stressed the stress engineered substrate,
wherein said residual tensile and compressive stresses are sufficient to generate secondary fractures in response to said initial fracture that propagate throughout said stressed that causes fracturing of the stress engineered substrate, whereby said stressed substrate is powderized.

2. The transient electronic device of claim 1, further comprising a functional layer including one or more electronic elements, wherein the functional layer is bonded to the stressed substrate such that the secondary fractures propagate into said functional layer, whereby said functional layer is powderized substantially simultaneously with said stressed substrate.

3. The transient electronic device of claim 2,

wherein the functional substrate layer comprises silicon, and
wherein the one or more electronic elements are integrally fabricated on the functional layer.

4. The transient electronic device apparatus of claim 1, wherein said stressed the stress engineered substrate further comprises a central an internal, substantially unstressed layer.

5. The transient electronic device apparatus of claim 1, wherein said the trigger mechanism comprises one of means for applying resistive a heating element configured to said stressed substrate, means for initiating a chemical reaction in said stressed substrate, and means for applying a mechanical pressure to said stressed stressed heat the stress engineered substrate to generate the initial fracture.

6. The transient electronic device apparatus of claim 2 1, wherein at least one of said functional layer and said: the stress engineered substrate comprises a plurality of patterned fracture features; and

formed such that, when said the stress engineered substrate is powderized by release of said potential energy, said substrate fractures configured to fracture along said the plurality of patterned fracture features in response to the initial fracture.

7. The transient electronic device of claim 2, wherein said functional layer comprises one or more IC chips attached to the stressed substrate layer such that said IC chips are powderized upon release of the potential energy.

8. The transient electronic device of claim 7, wherein said IC chips are attached to the stressed layer by one of a sealing so glass and an anodic bond.

9. The transient electronic device of claim 1, wherein said functional layer comprises one or more thin-film electronic elements disposed directly on said stressed substrate.

10. A method for manufacturing a transient electronic device comprising:

forming a stressed substrate including at least one tensile stress layer having a residual tensile stress and at least one compressive stress layer having a residual compressive stress and being operably integrally connected to the at least one tensile stress layer such that residual tensile and compressive stresses are self-equilibrating; and
disposing a trigger mechanism and one or more electronic elements on the stressed substrate.

11. The method of claim 10, wherein forming stressed substrate comprises depositing one or more substrate materials while varying applied process conditions such that the deposited substrate material forms a plurality of layer portions collectively forming a stress gradient.

12. The method of claim 11, wherein forming stressed substrate comprises depositing said one or more substrate materials onto a sacrificial structure and then removing said one or more sacrificial structure.

13. The method of claim 11, wherein forming stressed substrate comprises depositing said one or more substrate materials onto a core substrate.

14. The method of claim 10, wherein forming stressed substrate comprises subjecting a core substrate to one of an ion-exchange tempering treatment, a chemical treatment and a thermal treatment.

15. The method of claim 10, wherein disposing said one or more electronic elements comprises fabricating said one or more electronic elements on a functional substrate and then attaching said functional substrate to said stressed substrate.

16. The method of claim 15, wherein fabricating said one or more electronic elements comprises forming said one or more electronic elements using a photolithographic semiconductor fabrication process flow.

17. The method of claim 15, wherein attaching said functional substrate to said stressed substrate comprises using one of a sealing glass and an anodic bond.

18. The method of claim 15, further comprising forming a plurality of patterned fracture features in said functional substrate.

19. The method of claim 10, wherein disposing said one or more electronic elements comprises forming said one or more electronic elements directly on the stressed substrate.

20. The method of claim 19, wherein forming said one or more electronic elements directly on the stressed substrate comprises printing one or more thin film electronic elements on the stressed substrate.

21. The transient apparatus of claim 1, wherein the stress engineered substrate comprises at least one tensile stress layer having a residual tensile stress and at least one compressive stress layer having a residual compressive stress and being operably connected to the at least one tensile stress layer such that the residual tensile and compressive stresses are self-equilibrating.

22. The transient apparatus of claim 21, wherein the residual tensile and compressive stresses are sufficient to cause fracturing of the stress engineered substrate in response to the initial fracture.

23. The transient apparatus of claim 1, wherein the trigger mechanism comprises a chemical reaction element configured to initiate a chemical reaction in the stress engineered substrate to generate the initial fracture.

24. The transient apparatus of claim 1, wherein the trigger mechanism comprises a mechanical pressure element configured to apply a mechanical pressure to the stress engineered substrate to generate the initial fracture.

25. The transient apparatus of claim 1, wherein the trigger mechanism is configured to generate the initial fracture in response to receiving a current pulse or a radio frequency signal.

26. A transient apparatus, comprising:

a stress engineered substrate;
one or more electronic elements disposed on the stress engineered substrate; and
a trigger mechanism coupled to the stress engineered substrate, the trigger mechanism configured to generate an initial fracture in the stress engineered substrate that causes fracturing of the stress engineered substrate and impairment of the one or more electronic elements.

27. The transient apparatus of claim 26, wherein the one or more electronic elements comprises one or more microelectronic or integrated circuit devices.

28. The transient apparatus of claim 26, wherein the stress engineered substrate comprises at least one tensile stress layer having a residual tensile stress and at least one compressive stress layer having a residual compressive stress and being operably connected to the at least one tensile stress layer such that the residual tensile and compressive stresses are self-equilibrating.

29. The transient apparatus of claim 28, wherein the residual tensile and compressive stresses are sufficient to cause fracturing of the stress engineered substrate in response to the initial fracture.

30. The transient apparatus of claim 26, wherein the trigger mechanism comprises a heating element configured to heat the stress engineered substrate to generate the initial fracture.

31. The transient apparatus of claim 26, wherein the trigger mechanism comprises a chemical reaction element configured to initiate a chemical reaction in the stress engineered substrate to generate the initial fracture.

32. The transient apparatus of claim 26, wherein the trigger mechanism comprises a mechanical pressure element configured to apply a mechanical pressure to the stress engineered substrate to generate the initial fracture.

33. The transient apparatus of claim 26, wherein:

the stress engineered substrate comprises a plurality of patterned fracture features; and
the stress engineered substrate is configured to fracture along the plurality of patterned fracture features in response to the initial fracture.

34. The transient apparatus of claim 26, wherein the trigger mechanism is configured to generate the initial fracture in response to receiving a current pulse or a radio frequency signal.

35. A method, comprising:

actuating a trigger mechanism attached to a stress engineered substrate; and
generating, in response to actuating the trigger mechanism, an initial fracture in the stress engineered substrate that causes fracturing of the stress engineered substrate.

36. The method of claim 35, wherein:

one or more electronic elements are disposed on the stress engineered substrate; and
generating the initial fracture in the stress engineered substrate causes fracturing of the stress engineered substrate and impairment of the one or more electronic elements.

37. The method of claim 35, wherein actuating the trigger mechanism comprises heating the stress engineered substrate to generate the initial fracture.

38. The method of claim 35, wherein actuating the trigger mechanism comprises initiating a chemical reaction in the stress engineered substrate to generate the initial fracture.

39. The method of claim 35, wherein actuating the trigger mechanism comprises applying a mechanical pressure to the stress engineered substrate to generate the initial fracture.

40. The method of claim 35, wherein:

the stress engineered substrate comprises a plurality of patterned fracture features; and
the stress engineered substrate fractures along the plurality of patterned fracture features in response to the initial fracture.

41. The method of claim 35, wherein actuating the trigger mechanism comprises actuating the trigger mechanism in response to a current pulse or a radio frequency signal.

Referenced Cited
U.S. Patent Documents
2529210 November 1950 Butler
3397278 August 1968 Pomerantz
3601114 August 1971 Cook
3666967 May 1972 Keister et al.
3673667 July 1972 Lowenstein et al.
3882323 May 1975 Smolker
4102664 July 25, 1978 Dunbaugh, Jr.
4139359 February 13, 1979 Johnson et al.
4471895 September 18, 1984 Lisec, Jr.
4558622 December 17, 1985 Tausheck
4598274 July 1, 1986 Holmes
4673453 June 16, 1987 Georgi
4739555 April 26, 1988 Jurgens
5374564 December 20, 1994 Bruel
5584219 December 17, 1996 Dunn et al.
5791056 August 11, 1998 Messina
6418628 July 16, 2002 Steingass
7002517 February 21, 2006 Noujeim
7068254 June 27, 2006 Yamazaki et al.
7153758 December 26, 2006 Hata et al.
7554085 June 30, 2009 Lee
7880248 February 1, 2011 Pham
7944049 May 17, 2011 Fujii
8130072 March 6, 2012 De Bruyker et al.
8740030 June 3, 2014 Purdy et al.
9154138 October 6, 2015 Limb et al.
9294098 March 22, 2016 Shah et al.
9356603 May 31, 2016 Limb
9577047 February 21, 2017 Chua et al.
9630870 April 25, 2017 Zhao et al.
9780044 October 3, 2017 Limb et al.
9790128 October 17, 2017 Garner et al.
10012250 July 3, 2018 Limb et al.
10026579 July 17, 2018 Whiting
10026651 July 17, 2018 Limb et al.
10224297 March 5, 2019 Chua
10308543 June 4, 2019 Lee
RE47570 August 13, 2019 Limb
10717669 July 21, 2020 Murphy et al.
10903173 January 26, 2021 Chua
10947150 March 16, 2021 Limb
11107645 August 31, 2021 Limb
20030089755 May 15, 2003 Peers-Smith et al.
20040031966 February 19, 2004 Forrest
20040222500 November 11, 2004 Aspar et al.
20050061032 March 24, 2005 Yoshizawa
20050082331 April 21, 2005 Yang
20050084679 April 21, 2005 Sglavo et al.
20050176573 August 11, 2005 Thoma et al.
20060138798 June 29, 2006 Oehrlein
20060270190 November 30, 2006 Nastasi et al.
20070113886 May 24, 2007 Arao et al.
20080029195 February 7, 2008 Lu
20080305615 December 11, 2008 Ueno
20080311686 December 18, 2008 Morral et al.
20090086170 April 2, 2009 El-Ghoroury et al.
20100035038 February 11, 2010 Barefoot et al.
20100133641 June 3, 2010 Kim
20100225380 September 9, 2010 Hsu et al.
20110048756 March 3, 2011 Shi et al.
20110089506 April 21, 2011 Hoofman et al.
20110183116 July 28, 2011 Hung et al.
20120052252 March 1, 2012 Kohli et al.
20120135177 May 31, 2012 Comejo et al.
20120135195 May 31, 2012 Glaesemann et al.
20120196071 August 2, 2012 Comejo et al.
20120288676 November 15, 2012 Sondergard et al.
20130037308 February 14, 2013 Wang et al.
20130082383 April 4, 2013 Aoya
20130140649 June 6, 2013 Rogers et al.
20130192305 August 1, 2013 Black et al.
20130273717 October 17, 2013 Hwang et al.
20140091374 April 3, 2014 Assefa et al.
20140103957 April 17, 2014 Fritz et al.
20140266946 September 18, 2014 Billy et al.
20140300520 October 9, 2014 Nguyen et al.
20140323968 October 30, 2014 Rogers et al.
20150001733 January 1, 2015 Karhade
20150044445 February 12, 2015 Garner et al.
20150076677 March 19, 2015 Ebefors
20150089977 April 2, 2015 Li
20150102852 April 16, 2015 Limb et al.
20150121964 May 7, 2015 Zhao et al.
20150229028 August 13, 2015 Billy et al.
20150232369 August 20, 2015 Majanovic et al.
20150318618 November 5, 2015 Chen et al.
20150348940 December 3, 2015 Woychik
20150358021 December 10, 2015 Limb et al.
20150372389 December 24, 2015 Chen et al.
20160122225 May 5, 2016 Wada et al.
20160137548 May 19, 2016 Cabral, Jr. et al.
20170036942 February 9, 2017 Abramov et al.
20170217818 August 3, 2017 Dumenil et al.
20170292546 October 12, 2017 Limb et al.
20180005963 January 4, 2018 Limb et al.
20180033577 February 1, 2018 Whiting et al.
20180033742 February 1, 2018 Chua et al.
20180114761 April 26, 2018 Chua et al.
20180306218 October 25, 2018 Limb et al.
20180330907 November 15, 2018 Whiting et al.
20190106069 April 11, 2019 Wheeler et al.
Foreign Patent Documents
102004015546 October 2005 DE
0143228 June 2001 WO
Patent History
Patent number: RE49059
Type: Grant
Filed: Aug 9, 2019
Date of Patent: May 3, 2022
Assignee: Palo Alto Research Center Incorporated (Palo Alto, CA)
Inventors: Scott J. H. Limb (Palo Alto, CA), Gregory L. Whiting (Boulder, CO), Sean R. Garner (Redwood City, CA), JengPing Lu (Fremont, CA), Dirk De Bruyker (San Jose, CA)
Primary Examiner: Tuan H Nguyen
Application Number: 16/537,258
Classifications
Current U.S. Class: Fusible Link Or Intentional Destruct Circuit (327/525)
International Classification: H01L 21/64 (20060101); H01L 21/71 (20060101); H01L 23/14 (20060101); H01L 27/00 (20060101); H03K 19/177 (20200101); H03K 19/17768 (20200101);