Patents Issued in September 12, 2013
-
Publication number: 20130234252Abstract: An integrated circuit includes a substrate, a first semiconductor device, a second semiconductor device and an interlayer dielectric layer. At least one isolation structure has been formed in the he substrate so as to separate the substrate into a first active region and a second active region. The first semiconductor device disposed on the first active region of the substrate includes a first gate insulating layer and a poly-silicon gate stacked on the substrate sequentially. The second semiconductor device disposed on the second active region of the substrate includes a second gate insulating layer and a metal gate stacked on the substrate sequentially. The material of the second gate insulating layer is different from that of the first gate insulating layer. The thickness of the metal gate is greater than that of the poly-silicon gate. The interlayer dielectric layer is disposed on the substrate and covering the first semiconductor device.Type: ApplicationFiled: March 6, 2012Publication date: September 12, 2013Applicant: UNITED MICROELECTRONICS CORPORATIONInventors: Hsiang-Chen LEE, Ping-Chia Shih, Ke-Chi Chen, Chih-Ming Wang, Chi-Cheng Huang
-
Publication number: 20130234253Abstract: A high-K/metal gate semiconductor device is provided with larger self-aligned contacts having reduced resistance. Embodiments include forming a first high-k metal gate stack on a substrate between source/drain regions, a second high-k metal gate stack on an STI region, and a first ILD between the metal gate stacks, forming an etch stop layer and a second ILD sequentially over the substrate, with openings in the second ILD over the metal gate stacks, forming spacers on the edges of the openings, forming a third ILD over the second ILD and the spacers, removing the first ILD over the source/drain regions, removing the etch stop layer, the second ILD, and the third ILD over the source/drain regions, adjacent the spacers, and over a portion of the spacers, forming first trenches, removing the third ILD over the second high-k metal gate stack and over a portion of the spacers, forming second trenches, and forming contacts in the first and second trenches.Type: ApplicationFiled: April 22, 2013Publication date: September 12, 2013Applicant: GLOBALFOUNDRIES Singapore Pte. Ltd.Inventors: Eng Huat TOH, Elgin Quek
-
Publication number: 20130234254Abstract: A process fabricating a semiconductor device with a hybrid HK/metal gate stack fabrication is disclosed. The process includes providing a semiconductor substrate having a plurality of isolation features between a PFET region and a NFET region, and forming gate stacks on the semiconductor substrate. In the PFET region, the gate stack is formed as a HK/metal gate. In the NFET region, the gate stack is formed as a polysilicon gate. A high-resistor is also formed on the semiconductor substrate by utilizing another polysilicon gate.Type: ApplicationFiled: March 9, 2012Publication date: September 12, 2013Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Jin-Aun Ng, Po-Nien Chen, Sheng-Chen Chung, Bao-Ru Young, Hak-Lay Chuang
-
Publication number: 20130234255Abstract: The present disclosure describes a semiconductor device including a semiconductor substrate and a gate stack disposed on the semiconductor substrate. A first spacer element is disposed on the substrate abutting the first gate stack. In an embodiment, the first spacer element includes silicon nitride. A second spacer element is adjacent the first spacer element. In an embodiment, the second spacer element includes silicon oxide. A raised source and a first raised drain is provided laterally contacting sidewalls of the second spacer element. In an embodiment, a contact directly interfaces with the second spacer element.Type: ApplicationFiled: April 26, 2013Publication date: September 12, 2013Inventor: Taiwan Semiconductor Manufacturing Company, Ltd.
-
Publication number: 20130234256Abstract: A semiconductor storage device includes a memory cell array, a plurality of word lines, a plurality of bit lines, a first gate wiring element 3a, 3b, a second gate wiring element 3c, 3d, a first connector 5a, 5b, and a second connector 5c, 5d. Each memory cell 10 has first and second sets having a driver transistor 11, a load transistor 12, and an access transistor 13. The word lines are arranged in parallel to each other along a first direction. The bit lines are arranged in parallel to each other along a second direction perpendicular to the first direction. The first gate wiring element comprises a gate electrode of the first driver transistor and the first load transistor, and has a rectangular shape having straight line on opposite sides. The second gate wiring element comprises a gate electrode of the access transistor and has a rectangular shape having straight line on opposite sides.Type: ApplicationFiled: March 18, 2013Publication date: September 12, 2013Applicant: RENESAS ELECTRONICS CORPORATIONInventors: Hidemoto TOMITA, Shigeki OHBAYASHI, Yoshiyuki ISHIGAKI
-
Publication number: 20130234257Abstract: An electronic component includes a high voltage switching transistor encased in a package. The high voltage switching transistor comprises a source electrode, a gate electrode, and a drain electrode all on a first side of the high voltage switching transistor. The source electrode is electrically connected to a conducting structural portion of the package. Assemblies using the abovementioned transistor with another transistor can be formed, where the source of one transistor can be electrically connected to a conducting structural portion of a package containing the transistor and a drain of the second transistor is electrically connected to the second conductive structural portion of a package that houses the second transistor. Alternatively, the source of the second transistor is electrically isolated from its conductive structural portion, and the drain of the second transistor is electrically isolated from its conductive structural portion.Type: ApplicationFiled: April 30, 2013Publication date: September 12, 2013Applicant: TRANSPHORM INC.Inventor: Yifeng Wu
-
Publication number: 20130234258Abstract: Provided are a semiconductor device having a high breakdown voltage and attaining the restraint of the action of a parasite bipolar transistor, and a method for producing the device. A high-breakdown-voltage p-channel-type transistor included in the semiconductor device has a first n-type semiconductor layer arranged in a semiconductor substrate and at a main-surface-side (upside) of a p-type region in the semiconductor substrate, and a local n-type buried region arranged just below a first p-type dopant region to contact the first n-type semiconductor layer.Type: ApplicationFiled: March 5, 2013Publication date: September 12, 2013Applicant: RENESAS ELECTRONICS CORPORATIONInventor: Hirokazu SAYAMA
-
Publication number: 20130234259Abstract: A semiconductor device and method where a side wall insulating layer, extending perpendicular from a top surface of a semiconductor substrate, is prevented from contacting the semiconductor substrate by a barrier layer formed at an interface between the semiconductor substrate and the insulating layer.Type: ApplicationFiled: August 29, 2012Publication date: September 12, 2013Inventor: Young Ho YANG
-
Publication number: 20130234260Abstract: The present disclosure provides a method of forming an interconnect to an electrical device. In one embodiment, the method of forming an interconnect includes providing a device layer on a substrate, wherein the device layer comprises at least one electrical device, an intralevel dielectric over the at least one electrical device, and a contact that is in electrical communication with the at least one electrical device. An interconnect metal layer is formed on the device layer, and a tantalum-containing etch mask is formed on a portion of the interconnect metal layer. The interconnect metal layer is etched to provide a trapezoid shaped interconnect in communication with the at least one electrical device. The trapezoid shaped interconnect has a first surface that is in contact with the device layer with a greater width than a second surface of the trapezoid shaped interconnect that is in contact with the tantalum-containing etch mask.Type: ApplicationFiled: April 26, 2013Publication date: September 12, 2013Applicant: International Business Machines CorporationInventors: Cyril Cabral, Jr., Sebastian U. Engelmann, Benjamin Fletcher, Eric A. Joseph, Satyanarayana V. Nitta
-
Publication number: 20130234261Abstract: A semiconductor structure includes a gate structure disposed on a substrate and having an outer spacer, a recess disposed in the substrate and adjacent to the gate structure, a doped epitaxial material filling up the recess, a cap layer including an undoped epitaxial material and disposed on the doped epitaxial material, a lightly doped drain disposed below the cap layer and sandwiched between the doped epitaxial material and the cap layer, and a silicide disposed on the cap layer and covering the doped epitaxial material to cover the cap layer together with the outer spacer without directly contacting the lightly doped drain.Type: ApplicationFiled: March 12, 2012Publication date: September 12, 2013Inventors: Ming-Te Wei, Shin-Chuan Huang, Yu-Hsiang Hung, Po-Chao Tsao, Chia-Jui Liang, Ming-Tsung Chen, Chia-Wen Liang
-
Publication number: 20130234262Abstract: A method is disclosed for fabricating a semiconductor structure. The method includes providing a semiconductor substrate having an oxide layer on a surface of the semiconductor substrate, and removing the oxide layer to expose the surface of the semiconductor substrate. The method also includes performing a thermal annealing process on the semiconductor substrate using an inert gas as a thermal annealing protective gas after removing the oxide layer, and forming an insulating layer on the semiconductor substrate after performing the thermal annealing process. Further, the method includes forming a high-K gate dielectric layer on a surface of the insulating layer, and forming a protective layer on a surface of the high-K gate dielectric layer.Type: ApplicationFiled: November 8, 2012Publication date: September 12, 2013Inventor: HUALONG SONG
-
Publication number: 20130234263Abstract: According to one embodiment, a MEMS element comprises a first electrode that is fixed on a substrate and has plate shape, a second electrode that is disposed above the first electrode while facing the first electrode, the second electrode being movable in a vertical direction and having plate shape, and a first film that includes a first cavity in which the second electrode is accommodated on the substrate. The second electrode is connected to an anchor portion connected to the substrate via a spring portion. An upper surface of the second electrode is connected to the first film.Type: ApplicationFiled: September 5, 2012Publication date: September 12, 2013Inventor: Tamio IKEHASHI
-
Publication number: 20130234264Abstract: Disclosed is a semiconductor sensor device, including a substrate, a sensor element mounted on the substrate, a hollow member configured to surround a periphery of the sensor element, a sealing material configured to fill in the hollow member and cover the sensor element, and a recess formed on the substrate, the recess being configured to position the hollow member.Type: ApplicationFiled: March 8, 2013Publication date: September 12, 2013Applicant: MITSUMI ELECTRIC CO., LTD.Inventor: Masayuki SUGANUMATA
-
Publication number: 20130234265Abstract: A method of forming at least one Micro-Electro-Mechanical System (MEMS) includes patterning a wiring layer to form at least one fixed plate and forming a sacrificial material on the wiring layer. The method further includes forming an insulator layer of one or more films over the at least one fixed plate and exposed portions of an underlying substrate to prevent formation of a reaction product between the wiring layer and a sacrificial material. The method further includes forming at least one MEMS beam that is moveable over the at least one fixed plate. The method further includes venting or stripping of the sacrificial material to form at least a first cavity.Type: ApplicationFiled: April 23, 2013Publication date: September 12, 2013Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Anthony K. Stamper, John G. Twombly
-
Publication number: 20130234266Abstract: The present disclosure concerns a method of fabricating a magnetic tunnel junction suitable for a magnetic random access memory (MRAM) cell and comprising a first ferromagnetic layer, a tunnel barrier layer, and a second ferromagnetic layer, comprising: forming the first ferromagnetic layer; forming the tunnel barrier layer; and forming the second ferromagnetic layer; wherein said forming the tunnel barrier layer comprises depositing a layer of metallic Mg; and oxidizing the deposited layer of metallic Mg such as to transform the metallic Mg into MgO; the step of forming the tunnel barrier layer being performed at least twice such that the tunnel barrier layer comprises at least two layers of MgO.Type: ApplicationFiled: September 5, 2012Publication date: September 12, 2013Applicant: CROCUS Technology SAInventors: Ioan Lucian Prejbeanu, Celine Portemont, Clarisse Ducruet
-
Publication number: 20130234267Abstract: A magnetic body structure including: a magnetic layer pattern; and a conductive pattern including a metallic glass alloy and covering at least a portion of the magnetic body structure.Type: ApplicationFiled: November 21, 2012Publication date: September 12, 2013Inventors: Ki-joon Kim, Hyung-joon Kwon
-
Publication number: 20130234268Abstract: The present invention suppresses short circuits of a magnetic memory cell and a deterioration of the characteristics of a magnetic layer. A magnetic memory cell includes: a data storage layer; a tunnel barrier layer formed on the data storage layer; a reference layer formed on the tunnel barrier layer so as to cover a part of the tunnel barrier layer; and a metallic oxide layer formed on the tunnel barrier layer without covering the reference layer. The metallic oxide layer contains an oxide of a material of a contact part of the reference layer with the tunnel barrier layer.Type: ApplicationFiled: January 28, 2013Publication date: September 12, 2013Applicant: Renesas Electronics CorporationInventors: Eiji KARIYADA, Katsumi Suemitsu
-
Publication number: 20130234269Abstract: A magnetic memory device may include a first vertical magnetic layer, a non-magnetic layer on the first vertical magnetic layer, and a first junction magnetic layer on the non-magnetic layer, with the non-magnetic layer being between the first vertical magnetic layer and the first junction magnetic layer. A tunnel barrier may be on the first junction magnetic layer, with the first junction magnetic layer being between the non-magnetic layer and the tunnel barrier. A second junction magnetic layer may be on the tunnel barrier with the tunnel barrier being between the first and second junction magnetic layers, and a second vertical magnetic layer may be on the second junction magnetic layer with the second junction magnetic layer being between the tunnel barrier and the second vertical magnetic layer.Type: ApplicationFiled: March 15, 2013Publication date: September 12, 2013Inventors: Sechung OH, Jangeun Lee, Jeahyoung Lee, Woojin Kim, Woo Chang Lim, Junho Jeong, Sukhun Choi
-
Publication number: 20130234270Abstract: In one embodiment, a method of forming a semiconductor device includes providing a substrate, forming a sacrificial layer above the substrate layer, forming a first trench in the sacrificial layer, forming a first sidewall layer with a thickness of less than about 50 nm on a first sidewall of the first trench using atomic layer deposition (ALD), and removing the sacrificial layer.Type: ApplicationFiled: March 8, 2012Publication date: September 12, 2013Applicant: ROBERT BOSCH GMBHInventors: Gary Yama, Fabian Purkl, Matthieu Liger, Matthias Illing
-
Publication number: 20130234271Abstract: The present invention is directed to a thick film conductive composition comprising: (a) electrically conductive silver powder; (b) zinc-containing additive; (c) glass frit wherein said glass frit is lead-free; dispersed in (d) organic medium. The present invention is further directed to an electrode formed from the composition above wherein said composition has been fired to remove the organic vehicle and sinter said glass particles. Still further, the invention is directed to a method of manufacturing a semiconductor device from a structural element composed of a semiconductor having a p-n junction and an insulating film formed on a main surface of the semiconductor comprising the steps of (a) applying onto said insulating film the thick film composition detailed above; and (b) firing said semiconductor, insulating film and thick film composition to form an electrode.Type: ApplicationFiled: February 25, 2013Publication date: September 12, 2013Applicant: E I DU PONT DE NEMOURS AND COMPANYInventors: ALAN FREDERICK CARROLL, KENNETH WARREN HANG
-
Publication number: 20130234272Abstract: An image-sensing module includes a substrate unit, a light-transmitting unit, an image-sensing unit and a lens unit. The substrate unit includes at least one flexible substrate having at least one through opening. The light-transmitting unit includes at least one light-transmitting element disposed on the top surface of the flexible substrate and corresponding to the through opening. The image-sensing unit includes at least one image-sensing element disposed on the bottom surface of the light-transmitting element and embedded in the through opening, and the image-sensing element is electrically connected to the flexible substrate. The lens unit includes an opaque frame disposed on the top surface of the flexible substrate to surround the light-transmitting element and a lens positioned on the opaque frame to correspond to the light-transmitting element.Type: ApplicationFiled: April 20, 2012Publication date: September 12, 2013Applicant: AZUREWAVE TECHNOLOGIES, INC.Inventor: CHI-HSING HSU
-
Publication number: 20130234273Abstract: The inventive concept provides image sensors and methods of forming the same. In the image sensor, a surface trap region may be disposed to be adjacent to a surface of a substrate lens component. Thus, a dark current characteristic may be improved.Type: ApplicationFiled: February 14, 2013Publication date: September 12, 2013Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: YunKi Lee, Seunghoon Kim, YONGSICK KIM, CHANGROK MOON
-
Publication number: 20130234274Abstract: There is provided a light emitting apparatus including: at least one pair of lead frames; a light emitting device electrically connected to the lead frames to emit ultraviolet rays; a body including a side wall surrounding the light emitting device, and a groove portion formed in an upper surface of the side wall to receive an adhesive; and a lens part disposed above the light emitting device and fixed to the upper surface of the side wall of the body by the adhesive.Type: ApplicationFiled: March 5, 2013Publication date: September 12, 2013Applicants: KOREA PHOTONICS TECHNOLOGY INSTITUTE, SAMSUNG ELECTRONICS CO., LTDInventors: Dong Hyuck KAM, Seong Deok HWANG, Jae Pil KIM, Sang Bin SONG, Wan Ho KIM, Sie Wook JEON
-
Publication number: 20130234275Abstract: Packaging assemblies for optically interactive devices and methods of forming the packaging assemblies in an efficient manner that eliminates or reduces the occurrence of process contaminants. In a first embodiment, a transparent cover is attached to a wafer of semiconductor material containing a plurality of optically interactive devices. The wafer is singulated, and the optically interactive devices are mounted on an interposer and electrically connected with wire bonds. In a second embodiment, the optically interactive devices are electrically connected to the interposer with back side conductive elements. In a third embodiment, the optically interactive devices are mounted to the interposer prior to attaching a transparent cover. A layer of encapsulant material is formed over the interposer, and the interposer and encapsulant material are cut to provide individual packaging assemblies. In a fourth embodiment, the optically interactive devices are mounted in a preformed leadless chip carrier.Type: ApplicationFiled: April 19, 2013Publication date: September 12, 2013Applicant: ROUND ROCK RESEARCH, LLCInventors: Todd O. Bolken, Chad A. Cobbley
-
Publication number: 20130234276Abstract: A solid state imaging device including a semiconductor layer comprising a plurality of photodiodes, a first antireflection film located over a first surface of the semiconductor layer, a second antireflection film located over the first antireflection film, a light shielding layer having side surfaces which are adjacent to at least one of first and the second antireflection film.Type: ApplicationFiled: April 18, 2013Publication date: September 12, 2013Applicant: Sony CorporationInventors: Susumu Hiyama, Kazufumi Watanabe
-
Publication number: 20130234277Abstract: The invention relates to a semiconductor device having a vertical transistor bipolar structure of emitter, base, and collector formed in this order from a semiconductor substrate surface in a depth direction. The semiconductor device includes an electrode embedded from the semiconductor substrate surface into the inside and insulated by an oxide film. In the surface of the substrate, a first-conductivity-type first semiconductor region, a second-conductivity-type second semiconductor region, and a first-conductivity-type third semiconductor region are arranged, from the surface side, inside a semiconductor device region surrounded by the electrode and along the electrode with the oxide film interposed therebetween, the second semiconductor region located below the first semiconductor region, the third semiconductor region located below the second semiconductor region.Type: ApplicationFiled: March 11, 2013Publication date: September 12, 2013Applicants: Ricoh Company, LTD., National Institute of Advanced Industrial Science and TechnologyInventors: Takaaki Negoro, Hirofumi Watanabe, Yutaka Hayashi, Toshitaka Ota, Yasushi Nagamune
-
Publication number: 20130234278Abstract: The present disclosure relates to a Schottky contact for a semiconductor device. The semiconductor device has a body formed from one or more epitaxial layers, which reside over a substrate. The Schottky contact may include a Schottky layer, a first diffusion barrier layer, and a third layer. The Schottky layer is formed of a first metal and is provided over at least a portion of a first surface of the body. The first diffusion barrier layer is formed of a silicide of the first metal and is provided over the Schottky layer. The third layer is formed of a second metal and is provided over the first diffusion barrier layer. In one embodiment, the first metal is nickel, and as such, the silicide is nickel silicide. Various other layers may be provided between or above the Schottky layer, the first diffusion barrier layer, and the third layer.Type: ApplicationFiled: March 7, 2012Publication date: September 12, 2013Applicant: CREE, INC.Inventors: Helmut Hagleitner, Saptharishi Sriram
-
Publication number: 20130234279Abstract: A semiconductor device with buried word line structures and methods of forming the semiconductor device are provided. The semiconductor device includes a plurality of insulating line patterns extending in a direction in a substrate, a plurality of word lines alternately with ones of the plurality of insulating line patterns, the plurality of word lines extending in the direction and comprising a metal, a plurality of first doped regions on respective ones of the plurality of the word lines and between two adjacent ones of the plurality of insulating line patterns, an interlayer insulating film on the plurality of insulating line patterns and the plurality of first doped regions, the interlayer insulating film including a plurality of openings exposing upper surfaces of ones of the plurality of first doped regions and a plurality of second doped regions contacting respective ones of the plurality of first doped regions within the openings.Type: ApplicationFiled: February 28, 2013Publication date: September 12, 2013Applicant: Samsung Electronics Co., Ltd.Inventors: Eun-jung Kim, Seung-pil Ko, Yong-june Kim
-
Publication number: 20130234280Abstract: A manufacturing method of STI in DRAM includes the following steps. Step 1 is providing a substrate and step 2 is forming at least one trench in the substrate. Step 3 is doping at least one of side portions and bottom portions of the trench with a dopant. Step 4 is forming an oxidation inside the trench and step 5 is providing a planarization step to remove the oxidation. The stress of the corners of STI is reduced so as to modify the defect of the substrate and improve the DRAM variability in retention time.Type: ApplicationFiled: March 16, 2012Publication date: September 12, 2013Applicant: INOTERA MEMORIES, INC.Inventors: ARVIND KUMAR, ERIC LAHAUG, DEVESH KUMAR DATTA, KEEN WAH CHOW, CHIA MING YANG, CHIEN-CHI LEE, FREDERICK DAVID FISHBURN
-
Publication number: 20130234281Abstract: A method of forming an insulating spacer is disclosed that includes providing a base layer, providing an intermediate layer above an upper surface of the base layer, etching a first trench in the intermediate layer, depositing a first insulating material portion within the first trench, depositing a second insulating material portion above an upper surface of the intermediate layer, forming an upper layer above an upper surface of the second insulating material portion, etching a second trench in the upper layer, and depositing a third insulating material portion within the second trench and on the upper surface of the second insulating material portion. A wafer is also disclosed.Type: ApplicationFiled: April 23, 2013Publication date: September 12, 2013Applicant: Robert Bosch GmbHInventors: Andrew B. Graham, Gary Yama, Gary O'Brien
-
Publication number: 20130234282Abstract: A method for fabricating a semiconductor substrate includes defining an active region by forming a device isolation layer over the substrate, forming a first trench dividing the active region into a first active region and a second active region, forming a buried bit line filling a portion of the first trench, forming a gap-filling layer gap-filling an upper portion of the first trench over the buried bit line, forming second trenches by etching the gap-filling layer and the device isolation layer in a direction crossing the buried bit line, and forming a first buried word line and a second buried word line filling the second trenches, wherein the first buried word line and the second buried word line are shaped around sidewalls of the first active region and the second active region, respectively.Type: ApplicationFiled: April 29, 2013Publication date: September 12, 2013Applicant: SK hynix Inc.Inventor: Jung-Woo PARK
-
Publication number: 20130234283Abstract: In one embodiment, a method of fabricating a semiconductor package includes forming a first plurality of die openings on a laminate substrate. The laminate substrate has a front side and an opposite back side. A plurality of first dies is placed within the first plurality of die openings. An integrated spacer is formed around each die of the plurality of first dies. The integrated spacer is disposed in gaps between the laminate substrate and an outer sidewall of each die of the plurality of first dies. The integrated spacer holds the die within the laminate substrate by partially extending over a portion of a top surface of each die of the plurality of first dies. Front side contacts are formed over the front side of the laminate substrate.Type: ApplicationFiled: March 8, 2012Publication date: September 12, 2013Applicant: Infineon Technologies AGInventors: Martin Standing, Andrew Roberts
-
Publication number: 20130234284Abstract: A fuse structure includes within an aperture within a dielectric layer located over a substrate that exposes a conductor contact layer within the substrate a seed layer interposed between the conductor contact layer and another conductor layer. The seed layer includes a doped copper material that includes a dopant immobilized predominantly within the seed layer. The fuse structure may be severed while not severing a conductor interconnect structure also located over the substrate that exposes a second conductor contact layer within a second aperture. In contrast with the fuse structure that includes the doped seed layer having the immobilized dopant, the interconnect structure includes a doped seed layer having a mobile dopant.Type: ApplicationFiled: March 8, 2012Publication date: September 12, 2013Applicant: International Business Machines CorporationInventors: Griselda Bonilla, Kaushik Chanda, Samuel Sung Shik Choi, Ronald G. Filippi, Stephan Grunow, Naftali Eliahu Lustig, Andrew H. Simon
-
Publication number: 20130234285Abstract: An inductor element is formed in a multiple layer lead structure including a lead, an insulative layer that insulates leads above and below, and a via provided in the insulative layer and connecting leads above and below wherein lead layers are multiply laminated layers, characterized in that: at least a portion of at least a pair of vertically adjacent leads are coiled leads; the coiled leads are connected in series, wherein current directions of vertically adjacent coiled leads are the same by a via provided on an end portion thereof, and form a serial inductance; and an inter-lead capacitance of the vertically adjacent coiled leads is larger than an inter-lead capacitance between other coiled leads formed in the same lead layer.Type: ApplicationFiled: November 19, 2012Publication date: September 12, 2013Applicant: NEC ELECTRONICS CORPORATIONInventors: Kenichiro HIJIOKA, Akira TANABE, Yoshihiro HAYASHI
-
Publication number: 20130234286Abstract: Provided is a semiconductor device including high-frequency interconnect and dummy conductor patterns (second dummy conductor patterns). The dummy conductor patterns are disposed in a interconnect layer different from a interconnect layer in which the high-frequency interconnect is disposed. The dummy conductor patterns are disposed so as to keep away from a region overlapping the high-frequency interconnect in plan view. The semiconductor device further includes dummy conductor patterns (first dummy conductor patterns) in the interconnect layer in which the high-frequency interconnect is disposed.Type: ApplicationFiled: April 26, 2013Publication date: September 12, 2013Applicant: Renesas Electronics CorporationInventor: Yasutaka NAKASHIBA
-
Publication number: 20130234287Abstract: A high-precision capacitor includes a first degenerately doped polysilicon plate, a second degenerately doped polysilicon plate, and a dielectric material disposed between the first and the second degenerately doped polysilicon plates. The first degenerately doped polysilicon plate may be formed by performing POCL (phosphorus oxychloride) diffusion, and performing ion implantation through the POCL oxide to replenish the loss of dopants. The second degenerately doped polysilicon plate may be formed by performing POCL doping. The high-precision capacitor may exhibit a voltage coefficient of capacitance (VCC) comparable to a Metal-Insulator-Metal capacitor, however, with a dielectric of higher quality.Type: ApplicationFiled: May 3, 2012Publication date: September 12, 2013Applicant: Dongbu HiTek Co., Ltd.Inventors: Badih EL-KAREH, JONG HO LEE, DONGSEOK KIM, CHANG EUN LEE, Jung-Joo KIM
-
Publication number: 20130234288Abstract: A method for manufacturing a MIM capacitor trench structure includes forming a lower metal film on an inter-metal dielectric; forming a first inter-metal dielectric on the lower metal film; forming a first trench; sequentially forming a dielectric film and a first barrier metal film along the bottom surface and sidewalls of the first trench; and filling the first trench with a conductive material to form a first upper metal film. Further, the method includes forming a second inter-metal dielectric on the first upper metal film; forming a second trench; forming a via hole in a via hole region of the second inter-metal dielectric; forming a second barrier metal film along the bottom surface and sidewalls of the second trench; and filling the via hole and the second trench with the conductive material to form a via contact and a second upper metal film.Type: ApplicationFiled: September 13, 2012Publication date: September 12, 2013Inventors: Sung Mo GU, Moon Hyung CHO, Young Sang KIM, Jong Bum PARK
-
Publication number: 20130234289Abstract: In connection with a semiconductor device including a capacitor element there is provided a technique capable of improving the reliability of the capacitor element. A capacitor element is formed in an element isolation region formed over a semiconductor substrate. The capacitor element includes a lower electrode and an upper electrode formed over the lower electrode through a capacitor insulating film. Basically, the lower electrode and the upper electrode are formed from polysilicon films and a cobalt silicide film formed over the surfaces of the polysilicon films. End portions of the cobalt silicide film formed over the upper electrode are spaced apart a distance from end portions of the upper electrode. Besides, end portions of the cobalt silicide film formed over the lower electrode are spaced apart a distance from boundaries between the upper electrode and the lower electrode.Type: ApplicationFiled: April 22, 2013Publication date: September 12, 2013Applicant: Renesas Electronics CorporationInventors: Yoshiyuki KAWASHIMA, Koichi TOBA, Yasushi ISHII, Toshikazu MATSUI, Takashi HASHIMOTO
-
Publication number: 20130234290Abstract: A method of patterning a metal (141, 341, 841) on a vertical sidewall (132, 332, 832) of an excavated feature (130, 330, 830) includes placing a material (350) in the excavated feature such that a portion (435) of the metal is exposed in the excavated feature above the material, etching the exposed portion of the metal away from the vertical sidewall using a first wet etch chemistry, and removing the material from the excavated feature by etching it away using a second wet etch chemistry. The described method may be used to produce a MIM capacitor (800) suitable for an eDRAM device.Type: ApplicationFiled: April 23, 2013Publication date: September 12, 2013Inventors: Steven Keating, Nick Lindert, Nadia Rahhal-Orabi, Brian Doyle, Satyarth Suri, Swaminathan Sivakumar, Lana Jong, Lin Sha
-
Publication number: 20130234291Abstract: A semiconductor device includes a first electrode electrically connected to an upper surface of a semiconductor element, a first internal electrode electrically connected to a lower surface of the semiconductor element and having a plurality of first comb finger portions and a first connection portion connecting the plurality of first comb finger portions together, a second electrode electrically connected to the first internal electrode, a second internal electrode electrically connected to a lower surface of the first electrode and having a plurality of second comb finger portions and a second connection portion connecting the plurality of second comb finger portions together, the plurality of second comb finger portions being interdigitated with but not in contact with the plurality of first comb finger portions, and a lower dielectric filling the space between the plurality of first comb finger portions and the plurality of second comb finger portions.Type: ApplicationFiled: January 3, 2013Publication date: September 12, 2013Inventors: Noboru MIYAMOTO, Yoshikazu TSUNODA
-
Publication number: 20130234292Abstract: A thin film resistor structure includes a substrate, a flat bottom ILD (inter layer dielectric) disposed on the substrate, a plurality of first contacts disposed in the bottom ILD, and each top surface of the first contacts is on the same level as a top surface of the bottom ILD; a flat top ILD disposed on the bottom ILD, a plurality of second contacts disposed in the top ILD, and each top surface of the second contacts is on the same level as a top surface of the top ILD, and a thin film resistor disposed between the bottom ILD and the top ILD.Type: ApplicationFiled: March 7, 2012Publication date: September 12, 2013Inventors: Ming-Te Wei, Po-Chao Tsao, Chen-Hua Tsai, Chien-Yang Chen, Chia-Jui Liang, Ming-Tsung Chen
-
Publication number: 20130234293Abstract: A semiconductor ceramic contains a donor element solid-solved in crystal grains of a SrTiO3-based compound, and an acceptor element in a grain boundary layer. The number of tetravalent acceptor elements is 1×1017/g or more, as determined from an electron spin resonance absorption spectrum. A mixture of a calcined powder and an acceptor compound is pulverized to a specific surface area of 5.0 to 7.5 m2/g before mixing with a binder. Semiconductor ceramic layers having a varistor function are formed by using the semiconductor ceramic forming a highly reliable capacitor which can suppress characteristics variations to stably obtain good electrical characteristics.Type: ApplicationFiled: April 30, 2013Publication date: September 12, 2013Applicant: Murata Manufacturing Co., Ltd.Inventor: Mitsutoshi Kawamoto
-
Publication number: 20130234294Abstract: A semiconductor structure including a double patterned structure and a method for forming the semiconductor structure are provided. A negative photoresist layer is formed on a positive photoresist layer, which is formed over a substrate. An exposure process is performed to form a first exposure region in the positive photoresist layer and to form a second exposure region in the negative photoresist layer in response to a first and a second intensity thresholds of the exposure energy. A negative-tone development process is performed to remove portions of the negative photoresist layer to form first opening(s). The positive photoresist layer is then etched along the first opening(s) to form second opening(s) therein. A positive-tone development process is performed to remove the first exposure region therefrom to form a double patterned positive photoresist layer.Type: ApplicationFiled: March 7, 2013Publication date: September 12, 2013Applicant: SEMICONDUCTOR MANUFACTURING INTERNATIONAL CORP.Inventors: DANIEL HU, KEN WU, YIMING GU
-
Publication number: 20130234295Abstract: Passivation films 3a, 3b are formed to cover both surfaces of semiconductor substrate 1 which comprises terminal pads 2a, 2b on both surfaces. Openings 3c, 3d are provided at positions on passivation films 3a. 3b which match with terminal pads 2a, 2b. Throughholes 9 are formed inside of openings 3c, 3d to extend through terminal pad 2a, semiconductor substrate 1, and terminal pad 2b. Insulating layer 4 made of SiO2, SiN, SiO, or the like is formed on the inner surfaces of throughholes 9. Buffer layer 5 made of a conductive adhesive is formed to cover insulating layer 4 and terminal pads 2a, 2b in openings 3c, 3d. Further, conductive layer 6 made of a metal film is formed on buffer layer 5 by electrolytic plating, non-electrolytic plating, or the like.Type: ApplicationFiled: April 16, 2013Publication date: September 12, 2013Applicants: RENESAS ELECTRONICS CORPORATION, NEC CORPORATIONInventors: Yoshimichi Sogawa, Takao Yamazaki, Ichirou Hazeyama, Sakae Kitajou, Nobuaki Takahashi
-
Publication number: 20130234296Abstract: Interconnect structures for stacked dies, including penetrating structures for through-silicon vias, and associated systems and methods are disclosed. A system in accordance with a particular embodiment includes a first semiconductor substrate having a first substrate material, and a penetrating structure carried by the first semiconductor substrate. The system further includes a second semiconductor substrate having a second substrate material with a preformed recess. The penetrating structure of the first semiconductor substrate is received in the recess of the second semiconductor substrate and is mechanically engaged with the recess and secured to the second semiconductor substrate.Type: ApplicationFiled: April 26, 2013Publication date: September 12, 2013Applicant: MICRON TECHNOLOGY, INC.Inventors: Owen R. Fay, Warren M. Farnworth, David R. Hembree
-
Publication number: 20130234297Abstract: A cavity is formed in a working surface of a substrate in which a semiconductor element is formed. A glass piece formed from a glass material is bonded to the substrate, and the cavity is filled with the glass material. For example, a pre-patterned glass piece is used which includes a protrusion fitting into the cavity. Cavities with widths of more than 10 micrometers are filled fast and reliably. The cavities may have inclined sidewalls.Type: ApplicationFiled: March 8, 2012Publication date: September 12, 2013Applicant: INFINEON TECHNOLOGIES AUSTRIA AGInventors: Alexander Breymesser, Andre Brockmeier, Francisco Javier Santos Rodriguez, Hans-Joachim Schulze, Carsten von Koblinski, Gerhard Schmidt
-
Publication number: 20130234298Abstract: According to an embodiment, a method for manufacturing a semiconductor device includes a placement step and a bonding step. The placement step faces a semiconductor active portion toward a support substrate portion via a bonding portion disposed between the semiconductor active portion and the support substrate portion. The bonding portion includes a bonding layer and a light absorption layer, absorptance of the light absorption layer for laser light being higher than or equal to absorptance of the bonding layer for the laser light. The bonding step bonds the semiconductor active portion and the support substrate portion by irradiating the light absorption layer with the laser light through the support substrate portion and melting the bonding layer by thermal conduction from the light absorption layer heated by the laser light.Type: ApplicationFiled: August 31, 2012Publication date: September 12, 2013Applicant: Kabushiki Kaisha ToshibaInventors: Satoshi MITSUGI, Toshiyuki OKA, Shinya NUNOUE, Hiroshi KATSUNO
-
Publication number: 20130234299Abstract: According to one embodiment, a_semiconductor device includes a stacked body in which a plurality of conductive layers and a plurality of insulating layers are alternately stacked. The semiconductor device includes a mark and a supporting unit. The mark is opened onto a surface of the stacked body. The supporting unit is provided around the mark. The supporting unit extends in a stacked direction of the stacked body. The supporting unit is in contact with at least a plurality of conductive layers.Type: ApplicationFiled: August 31, 2012Publication date: September 12, 2013Applicant: Kabushiki Kaisha ToshibaInventor: Sadatoshi MURAKAMI
-
Publication number: 20130234300Abstract: A bump structure or pillar structure formed above a metallization system of a complex semiconductor device may include a stress buffer layer, which may efficiently distribute the resulting mechanical stress which may typically occur during the chip package interaction due to a thermal mismatch of these components. The stress buffer layer comprises copper-based buffer regions that cover a significant portion of the overall surface, wherein a thickness of approximately 3-10 ?m may also be used. Moreover, the buffer regions may efficiently replace aluminum as a terminal metal active region.Type: ApplicationFiled: April 25, 2013Publication date: September 12, 2013Applicant: GLOBALFOUNDRIES Inc.Inventors: Axel Walter, Matthias Lehr
-
Publication number: 20130234301Abstract: A method for fabricating a patterned structure in a semiconductor device is provided. First, a substrate with a first region and a second region is provided. Then, a plurality of sacrificial patterns is respectively formed within the first region and the second region. A first spacer is then formed on the sidewalls of each of the sacrificial patterns followed by forming a mask layer to cover the sacrificial patterns located within the first region. Finally, the first spacer exposed from the mask layer is trimmed to be a second spacer and the mask layer is then removed.Type: ApplicationFiled: March 11, 2012Publication date: September 12, 2013Inventors: Chih-Jung Wang, Tong-Yu Chen