Patents Issued in July 10, 2014
-
Publication number: 20140191373Abstract: A composite wafer 10 includes a supporting substrate 12 and a semiconductor substrate 14 which are bonded to each other by direct bonding. The supporting substrate 12 is a translucent alumina substrate with an alumina purity of 99% or more. The linear transmittance of the supporting substrate 12 at the visible light range is 40% or less. Furthermore, the total light transmittance from the front at a wavelength of 200 to 250 nm of the supporting substrate 12 is 60% or more. The average crystal grain size of the supporting substrate 12 is 10 to ?m. The semiconductor substrate 14 is a single crystal silicon substrate. Such a composite wafer 10 has insulation performance and thermal conduction comparable to those of a SOS wafer, can be manufactured at low cost, and can be easily made to have a large diameter.Type: ApplicationFiled: January 27, 2014Publication date: July 10, 2014Applicant: NGK INSULATORS, LTD.Inventors: Yasunori Iwasaki, Akiyoshi Ide, Yuji Hori, Tomoyoshi Tai, Sugio Miyazawa
-
Publication number: 20140191374Abstract: Methods for determining a target thickness of a conformal film with reduced uncertainty, and an integrated circuit (IC) chip having a conformal film of the target thickness are provided. In an embodiment, a first critical dimension of a structure disposed on a wafer is measured. Said structure has at least one vertical surface. A first conformal film is deposited over the structure covering each of a horizontal and the vertical surface of the structure. A second critical dimension of the covered structure is then measured. The target thickness of the conformal film is determined based on difference between the first CD measured on the structure and the second CD measured on the covered structure.Type: ApplicationFiled: January 10, 2013Publication date: July 10, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventor: Carlos Strocchia-Rivera
-
Publication number: 20140191375Abstract: A method of fabricating a 3 dimensional structure, includes: forming a stack of at least 2 layers of photo resist material having different photo resist sensitivities upon a substrate; exposing the stack to beams of electromagnetic radiation or charged particles of different dosages to achieve selective solubility along a height of the stack; and dissolving soluble portions of the stack with a solvent to produce a 3 dimensional structure of desired geometry.Type: ApplicationFiled: August 21, 2012Publication date: July 10, 2014Applicant: THE RESEARCH FOUNDATION OF STATE UNIVERSITY OF NEW YORKInventors: John G. Hartley, Ravi K. Bonam
-
Publication number: 20140191376Abstract: A semiconductor package is provided, including: a substrate; a first semiconductor element disposed on the substrate and having a first conductive pad grounded to the substrate; a conductive layer formed on the first semiconductor element and electrically connected to the substrate; a second semiconductor element disposed on the first semiconductor element through the conductive layer; and an encapsulant formed on the substrate and encapsulating the first and second semiconductor elements. Therefore, the first and second semiconductor elements are protected from electromagnetic interference (EMI) shielding with the conductive layer being connected to the grounding pad of the substrate. A fabrication method of the semiconductor package is also provided.Type: ApplicationFiled: April 2, 2013Publication date: July 10, 2014Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.Inventors: Fu-Tang Huang, Chun-Chi Ke
-
Publication number: 20140191377Abstract: An integrated circuit package comprising a substrate and at least one semiconductor die is described. A connection unit may provide electrical connections between the substrate and the semiconductor die. The connection unit may comprise a stack of conduction layers and isolation layers stacked atop each other. The stack may include a microstrip line or a coplanar waveguide. The microstrip line or the coplanar waveguide may be part of a balun, a power divider, or a directional coupler.Type: ApplicationFiled: August 31, 2011Publication date: July 10, 2014Applicant: FREESCALE SEMICONDUCTOR, INC.Inventors: Ralf Reuter, Saverio Trotta
-
Publication number: 20140191378Abstract: An integrated circuit (IC) package including a bottom leadframe, an interposer mounted on the bottom leadframe, a flipchip die mounted on the interposer and a top leadframe electrically connected to the interposer. Also, a method of making an integrated circuit (IC) package including electrically and physically attaching a die to an interposer, attaching the interposer to a bottom leadframe, attaching a discrete circuit component to the interposer and attaching a top leadframe to the bottom leadframe.Type: ApplicationFiled: January 4, 2013Publication date: July 10, 2014Applicant: TEXAS INSTRUMENTS INCORPORATEDInventors: Han Meng@Eugene Lee Lee, Anis Fauzi Abdul Aziz, Yien Sien Khoo
-
Publication number: 20140191379Abstract: A low-k chip packaging structure comprising chip body I (2-1), a chip electrode (2-2), and a chip surface passivation layer (2-3). Chip body I (2-1) has coated thereon thin film layer I (2-3). Thin film layer I (2-3) has arranged on a rear face thereof a support wafer (2-5). A chip electrode (2-2) is transferred to thin film layer I (2-4) around the exterior of the chip via a rewired metal wiring (2-6). The rewired metal wiring (2-6) has arranged at an end thereof a metal column (2-7). The metal column (2-7) has coated thereon thin film layer II (2-8). The top of the metal column protrudes thin film layer II (2-8). The protruding top of the metal column (2-7) has arranged thereon a metal layer (2-9). The metal layer (2-9) has arranged thereon soldering balls (2-10). The low-k chip packaging structure solves the problem of invalid low-k chip due to concentration of stress during chip packaging process and allows for reduced packaging costs and great product reliability.Type: ApplicationFiled: October 21, 2011Publication date: July 10, 2014Applicant: JIANGYIN CHANGDIAN ADVANCED PACKAGING CO., LTD.Inventors: Li Zhang, Zhiming Lai, Dong Chen, Jinhui Chen
-
Publication number: 20140191380Abstract: An integrated circuit (“IC”) device and method of making it. The IC device may include a conductive lead frame that has a die pad with a relatively larger central body portion and at least one relatively smaller peripheral portion in electrical continuity with the central body portion. The peripheral portion(s) project laterally outwardly from the central body portion of the die pad. Lateral displacement of a portion(s) of an encapsulation layer overlying the peripheral portion(s) is resisted by abutting surfaces on the peripheral portion(s) and the encapsulation layer.Type: ApplicationFiled: January 4, 2013Publication date: July 10, 2014Applicant: TEXAS INSTRUMENTS INCORPORATEDInventors: Lee Han Meng@Eugene Lee, Sueann Lim Wei Fen, Sarel Bin Ismail
-
Publication number: 20140191381Abstract: An integrated circuit module including a generally flat die attachment pad (DAP) positioned substantially in a first plane; and a generally flat lead bar positioned substantially in a second plane above and parallel to said first plane and having at least one downwardly and outwardly extending lead bar lead projecting therefrom and terminating substantially in the first plane; a top leadframe having a plurality of generally flat contact pads positioned substantially in a third plane above and parallel to the second plane and a plurality of leads having proximal end portions connected to the pad portions and having downwardly and outwardly extending distal end portions terminating substantially in said first plane; an IC die connected to the top leadframe, and the DAP; and encapsulation material encapsulating at least portions of the DAP, the lead bar, the top lead frame, and the IC die.Type: ApplicationFiled: January 9, 2013Publication date: July 10, 2014Applicant: TEXAS INSTRUMENTS INCORPORATEDInventors: Lee Han Meng@Eugene Lee, Anis Fauzi bin Abdul Aziz, Susan Goh Geok Ling, Ng Swee Tiang
-
Publication number: 20140191382Abstract: A circuit substrate includes: a mounting region having an exposed surface that is planarized, and in which a predetermined chip is to be mounted; patterns provided in the mounting region, and including respective top faces that form a part of the exposed surface; and solder bumps provided on the respective patterns, and having substantially same shape as one another.Type: ApplicationFiled: December 18, 2013Publication date: July 10, 2014Applicant: Sony CorporationInventor: Hiroshi Asami
-
Publication number: 20140191383Abstract: A method of packaging a power semiconductor die includes providing a first lead frame of a dual gauge lead frame. The first lead frame includes a thick die pad. A tape is attached to a first side of the thick die pad and the power die is attached to a second side of the thick die pad. A second lead frame of the dual gauge lead frame is provided. The second lead frame has thin lead fingers. One end of the lead fingers is attached to an active surface of the power die such that the lead fingers are electrically connected to bonding pads of the power die. A molding compound is then dispensed onto a top surface of the dual gauge lead frame such that the molding compound covers the power die and the lead fingers.Type: ApplicationFiled: March 12, 2014Publication date: July 10, 2014Applicant: Freescale Semiconductor, Inc.Inventors: Jinzhong YAO, Zhigang Bai, Xuesong Xu
-
Publication number: 20140191384Abstract: A method for manufacturing a lead frame structure for semiconductor packaging. The method includes providing a metal substrate having a top surface and a back surface, forming a first photoresist film on the top surface of the metal substrate, forming a top surface etching pattern in the first photoresist film using photolithography, forming a second photoresist film on the back surface of the metal substrate, forming a back surface etching pattern in the second photoresist film using photolithography, performing an etching process on the top surface and the back surface of the metal substrate, removing the first photoresist film and the second photoresist film, placing the etched metal substrate in a mold, encapsulating the etched metal substrate using the mold; and performing a plating process on the encapsulated metal substrate.Type: ApplicationFiled: March 12, 2014Publication date: July 10, 2014Applicant: JIANGSU CHANGJIANG ELECTRONICS TECHNOLOGY CO., LTD.Inventors: Xinchao WANG, Zhizhong LIANG
-
Publication number: 20140191385Abstract: An integrated circuit includes a number of metallization levels separated by an insulating region disposed over a substrate. A housing includes walls formed from metal portions produced in various metallization levels. A metal device is housed in the housing. An aperture is produced in at least one wall of the housing. An external mechanism outside of the housing is configured so as to form an obstacle to diffusion of a fluid out of the housing through the at least one aperture. At least one through-metallization passes through the external mechanism and penetrates into the housing through the aperture in order to make contact with at least one element of the metal device.Type: ApplicationFiled: January 7, 2014Publication date: July 10, 2014Applicant: STMicroelectronics (Rousset) SASInventor: Antonio Di-Giacomo
-
Publication number: 20140191386Abstract: A semiconductor package is provided. The semiconductor package includes a substrate; a semiconductor element having opposite active and inactive surfaces and disposed on the substrate via the active surface thereof, wherein the inactive surface of the semiconductor element is roughened; a thermally conductive layer bonded to the inactive surface of the semiconductor element; and a heat sink disposed on the thermally conductive layer. The roughened inactive surface facilitates the bonding between the semiconductor element and the thermally conductive layer so as to eliminate the need to perform a gold coating process and the use of a flux and consequently reduce the formation of voids in the thermally conductive layer.Type: ApplicationFiled: May 15, 2013Publication date: July 10, 2014Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.Inventors: Mei-Chin Lee, Wang-Ting Chen, Chi-Tung Yeh, Chun-Tang Lin, Yi-Che Lai
-
Publication number: 20140191387Abstract: A fan-out wafer level package is provided with a semiconductor die embedded in a reconstituted wafer. A redistribution layer is positioned over the semiconductor die, and includes a land grid array on a face of the package. A copper heat spreader is formed in the redistribution layer over the die in a same layer as a plurality of electrical traces configured to couple circuit pads of the semiconductor die to respective contact lands of the land grid array. In operation, the heat spreader improves efficiency of heat transfer from the die to the circuit board.Type: ApplicationFiled: February 10, 2014Publication date: July 10, 2014Applicants: STMicroelectronics Grenoble 2 SAS, STMicroelectronics Pte Ltd.Inventors: Yonggang JIN, Romain COFFY, Jerome TEYSSEYRE
-
Publication number: 20140191388Abstract: A 3D stacking semiconductor device and a manufacturing method thereof are provided. The manufacturing method includes the following steps. N layers of stacking structures are provided. Each stacking structure includes a conductive layer and an insulating layer. A first photoresister layer is provided. The stacking structures are etched P?1 times by using the first photoresister layer as a mask. A second photoresister layer is provided. The stacking structures are etched Q?1 times by using the second photoresister layer as a mask. The first photoresister layer is trimmed along a first direction. The second photoresister layer is trimmed along a second direction. The first direction is different from the second direction. A plurality of contact points are arranged along the first and the second directions in a matrix. The included angle between the first direction and the second direction is an acute angle.Type: ApplicationFiled: January 8, 2013Publication date: July 10, 2014Applicant: MACRONIX INTERNATIONAL CO., LTD.Inventor: Shih-Hung Chen
-
Publication number: 20140191389Abstract: A semiconductor device includes a substrate in which a cell region and a contact region are defined, a pad structure including a plurality of first conductive layers and a plurality of first insulating layers formed alternately with each other in the contact region of the substrate, wherein an end of the pad structure is patterned stepwise, portions of the first conductive layers exposed at the end of the pad structure are defined as a plurality of pad portions, and the plurality of pad portions have a greater thickness than unexposed portions of the plurality of first conductive layers.Type: ApplicationFiled: March 18, 2013Publication date: July 10, 2014Applicant: SK HYNIX INC.Inventors: Ki Hong LEE, Seung Ho PYI, Seok Min JEON
-
Publication number: 20140191390Abstract: A device includes a substrate, a metal pad over the substrate, and a metal trace electrically disconnected from the metal pad. The metal pad and the metal trace are level with each other. A passivation layer includes a portion overlapping an edge portion of the metal pad. A metal pillar is overlying the metal pad, and is electrically connected to the metal pad. The metal trace has a portion overlapped by the metal pillar.Type: ApplicationFiled: January 4, 2013Publication date: July 10, 2014Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventor: Taiwan Semiconductor Manufacturing Company, Ltd.
-
Publication number: 20140191391Abstract: A package structure includes a chip attached to a substrate. The chip includes a bump structure including a conductive pillar having a length (L) measured along a long axis of the conductive pillar and a width (W) measured along a short axis of the conductive pillar. The substrate includes a pad region and a mask layer overlying the pad region, wherein the mask layer has an opening exposing a portion of the pad region. The chip is attached to the substrate to form an interconnection between the conductive pillar and the pad region. The opening has a first dimension (d1) measured along the long axis and a second dimension (d2) measured along the short axis. In an embodiment, L is greater than d1, and W is less than d2.Type: ApplicationFiled: January 7, 2013Publication date: July 10, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventor: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
-
Publication number: 20140191392Abstract: A method includes forming a polymer layer over a passivation layer, wherein the passivation layer further comprises a portion over a metal pad. The polymer layer is patterned to form an opening in the polymer layer, wherein exposed surfaces of the polymer layer have a first roughness. A surface treatment is performed to increase a roughness of the polymer layer to a second roughness greater than the first roughness. A metallic feature is formed over the exposed surface of the polymer layer.Type: ApplicationFiled: January 9, 2013Publication date: July 10, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventor: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
-
Publication number: 20140191393Abstract: A semiconductor package is provided, including a carrier having electrical connecting pads, a semiconductor element disposed on the carrier and having electrode pads, conductive elements electrically connected to the electrode pads and the electrical connecting pads, fluorine ions formed between the conductive elements and the electrode pads or between the conductive elements and the electrical connecting pads, and an encapsulant formed on the carrier and the conductive elements, wherein the electrode pads or the electrical connecting pads are formed by aluminum materials to form fluorine aluminum by way of packaging the fluorine ions after the completion of the packaging process. Accordingly, the corrosion resistance of the semiconductor package is increased.Type: ApplicationFiled: November 21, 2013Publication date: July 10, 2014Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTDInventors: Lung-Tang Hung, Wei-Sheng Lin, Meng-Hung Yeh
-
Publication number: 20140191394Abstract: A chip scale semiconductor device comprises a semiconductor die, a first bump and a second bump. The first bump having a first diameter and a first height is formed on an outer region of the semiconductor die. A second bump having a second diameter and a second height is formed on an inner region of the semiconductor die. The second diameter is greater than the first diameter while the second height is the same as the first height. By changing the shape of the bump, the stress and strain can be redistributed through the bump. As a result, the thermal cycling reliability of the chip scale semiconductor device is improved.Type: ApplicationFiled: March 11, 2014Publication date: July 10, 2014Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Chun-Hung Lin, Yu-Feng Chen, Tsung-Shu Lin, Han-Ping Pu, Hsien-Wei Chen
-
Publication number: 20140191395Abstract: A method of forming a device includes printing conductive patterns on a dielectric sheet to form a pre-ink-printed sheet, and bonding the pre-ink-printed sheet onto a side of a substrate. The conductive feature includes a through-substrate via extending from a first major side of the substrate to a second major side of the substrate opposite the first major side. A conductive paste is then applied to electrically couple conductive patterns to a conductive feature in the substrate.Type: ApplicationFiled: March 11, 2014Publication date: July 10, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventors: Jung Cheng Ko, Chi-Chun Hsieh, Shang-Yun Hou, Wen-Chih Chiou, Shin-Puu Jeng, Chen-Hua Yu
-
Publication number: 20140191396Abstract: In one configuration, a semiconductor package includes a conductive trace embedded in a base and a semiconductor device mounted on the conductive trace via a conductive structure, wherein the conductive structure is a bump structure and the width of the bump structure is bigger than the width of the conductive trace. In another configuration, a method for fabricating a semiconductor package includes providing a base, forming at least one conductive trace on the base, forming an additional insulation material on the base, and defining patterns upon the additional insulation material, wherein the pattern is formed on at least one conductive trace, wherein the conductive structure is a bump structure and the width of the bump structure is bigger than the width of the conductive trace.Type: ApplicationFiled: March 12, 2014Publication date: July 10, 2014Applicant: MEDIA TEK INC.Inventors: Tzu-Hung LIN, Wen-Sung HSU, Ta-Jen YU, Andrew C. CHANG
-
Publication number: 20140191397Abstract: A package substrate may include an insulating substrate, a dummy pad, a signal pad and a plug. The dummy pad may be formed on an upper surface of the insulating substrate. The signal pad may be formed on the upper surface of the insulating substrate. The signal pad may have an upper surface protruded from an upper surface of the dummy pad. The plug may be vertically formed in the insulating substrate. The plug may have an upper end exposed through the upper surface of the insulating substrate and connected with the signal pad and the dummy pad, and a lower end exposed through a lower surface of the insulating substrate. Thus, a signal bump may accurately make contact with the protruded upper surface of the signal pad.Type: ApplicationFiled: March 12, 2014Publication date: July 10, 2014Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Tae-Gyu KANG, Ho-Tae JIN, Tae-ho MOON, Il-Soo CHOI, Jong-Eun LEE
-
Publication number: 20140191398Abstract: A device including a first semiconductor layer and a contact to the first semiconductor layer is disclosed. An interface between the first semiconductor layer and the contact includes a first roughness profile having a characteristic height and a characteristic width. The characteristic height can correspond to an average vertical distance between crests and adjacent valleys in the first roughness profile. The characteristic width can correspond to an average lateral distance between the crests and adjacent valleys in the first roughness profile.Type: ApplicationFiled: January 9, 2014Publication date: July 10, 2014Applicant: SENSOR ELECTRONIC TECHNOLOGY, INC.Inventors: Remigijus Gaska, Maxim S. Shatalov, Alexander Lunev, Alexander Dobrinsky, Jinwei Yang, Michael Shur
-
Publication number: 20140191399Abstract: There is provided a wiring material including a core layer made of metal and a clad layer made of metal and a fiber in which the core layer is copper or an alloy containing copper and the clad layer is formed of copper or the alloy containing copper and the fiber having a thermal expansion coefficient lower than that of copper, the wiring material having a stacked structure in which at least one surface of the core layer is closely adhered to the clad layer, and the fiber in the clad layer is arranged so as to be parallel to the surface of the core layer.Type: ApplicationFiled: August 13, 2012Publication date: July 10, 2014Inventors: Takashi Ando, Ryoichi Kajiwara, Hiroshi Hozoji
-
Publication number: 20140191400Abstract: Semiconductor devices and methods of manufacture thereof are disclosed. In one embodiment, a method of manufacturing a semiconductor device includes providing a workpiece including an insulating material layer disposed thereon. The insulating material layer includes a trench formed therein. The method includes forming a barrier layer on the sidewalls of the trench using a surface modification process and a surface treatment process.Type: ApplicationFiled: January 4, 2013Publication date: July 10, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventor: Taiwan Semiconductor Manufacturing Company, Ltd.
-
Publication number: 20140191401Abstract: An airgap interconnect structure with hood layer and methods for forming such an airgap interconnect structure are disclosed. A substrate having a dielectric layer with a plurality of interconnects formed therein is provided. Each interconnect is encapsulated by a barrier layer. A hardmask is formed on the dielectric layer and patterned to expose the dielectric layer between adjacent interconnects where an airgap is desired. The dielectric layer is etched to form a trench, wherein the etching process additionally etches at least a portion of the barrier layer to expose a portion of the side surface of each adjacent copper interconnect. A hood layer is electrolessly plated onto an exposed portion of the top surface and the exposed portion of the side surface to reseal the interconnect. A gap-sealing dielectric layer is formed over the device, sealing the trench to form an airgap.Type: ApplicationFiled: December 29, 2011Publication date: July 10, 2014Inventor: Kevin Fischer
-
Publication number: 20140191402Abstract: A device including a dielectric layer overlying a substrate, a conductive line with a sidewall in the dielectric layer, a Ta layer adjoining the sidewall of the conductive line, and a metal oxide formed between the Ta layer and the dielectric layer.Type: ApplicationFiled: March 11, 2014Publication date: July 10, 2014Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Yu-Hung Lin, Chi-Yu Chou, Kuei-Pin Lee, Chen-Kuang Lien, Yu-Chang Hsiao, Yao-Hsiang Liang, Yu-Min Chang
-
Publication number: 20140191403Abstract: A multi-die semiconductor package and various methods of manufacturing the same. In one embodiment, the semiconductor package includes: (1) a substrate, (2) a first die coupled to the substrate, the first die having a first set of terminals located along a first edge and bearing a first integrated circuit (IC) that substantially occupies an area of the first die, (3) a second die coupled to the substrate, the second die having a second set of terminals and bearing a second IC that substantially occupies an area of the second die, the first and second ICS being mirror-images of one another and (4) interconnects coupling corresponding terminals of the first and second sets together.Type: ApplicationFiled: January 7, 2013Publication date: July 10, 2014Applicant: LSI CORPORATIONInventor: Ivor G. Barber
-
Publication number: 20140191404Abstract: Local interconnect structures and fabrication methods are provided. A dielectric layer can be formed on a semiconductor substrate. A first film layer can be patterned on the dielectric layer to define a region surrounded by a local interconnect structure to be formed. A sidewall spacer can be formed and patterned surrounding the first film layer on an exposed surface portion of the dielectric layer. A second film layer can be formed on the exposed surface portion of the dielectric layer and can have a top surface substantially flushed with a top surface of the sidewall spacer. The patterned sidewall spacer can be removed to form a first opening. After forming the first opening, the dielectric layer can be etched to form a second opening through the dielectric layer. The second opening can be filled with a conductive material to form the local interconnect structure.Type: ApplicationFiled: December 26, 2013Publication date: July 10, 2014Applicant: Semiconductor Manufacturing International (Shanghai) CorporationInventors: DONGJIANG WANG, DANNY HUANG, STEVEN ZHANG
-
Publication number: 20140191405Abstract: Provided is a method of forming patterns for a semiconductor device in which fine patterns and large-width patterns are formed simultaneously and adjacent to each other. In the method, a first layer is formed on a substrate so as to cover a first region and a second region which are included in the substrate. Both a blocking pattern covering a portion of the first layer in the first region and a low-density large-width pattern covering a portion of the first layer in the second region are simultaneously formed. A plurality of sacrificial mask patterns are formed on the first layer and the blocking pattern in the first region. A plurality of spacers covering exposed sidewalls of the plurality of sacrificial mask patterns are formed. The plurality of sacrificial mask patterns are removed.Type: ApplicationFiled: March 13, 2014Publication date: July 10, 2014Inventors: Young-Ho Lee, Jae-Hwang Sim, Sang-Yong Park, Kyung-Lyul Moon
-
Publication number: 20140191406Abstract: One aspect of the present invention resides in a manufacturing method for a semiconductor package, including a covering step of forming a covering insulating layer that covers the surface of a semiconductor element, a film-forming step of forming a resin film on the surface of the covering insulating layer, a circuit pattern-forming step of forming a circuit pattern portion including recesses reaching the surfaces of electrodes of the semiconductor element and a circuit groove having a desired shape and a desired depth, a catalyst-depositing step of depositing a plating catalyst or a precursor thereof on the surface of the circuit pattern portion, a film-separating step of separating the resin film from the covering insulating layer, and a plating processing step of forming a circuit electrically connected to the electrodes, by applying electroless plating to the covering insulating layer, from which the resin film is separated.Type: ApplicationFiled: October 18, 2012Publication date: July 10, 2014Applicant: Panasonic CorporationInventors: Hiromitsu Takashita, Tsuyoshi Takeda, Keiko Kashihara, Hiroaki Fujiwara, Shingo Yoshioka
-
Publication number: 20140191407Abstract: A semiconductor device is disclosed. The semiconductor device includes a substrate comprises a plurality of metal layers. The semiconductor device also includes dielectric posts disposed in the metal layers. The density of the dielectric posts in the metal layers is equal to about 15-25%.Type: ApplicationFiled: January 10, 2013Publication date: July 10, 2014Applicant: GLOBALFOUNDRIES SINGAPORE PTE. LTD.Inventors: Fan ZHANG, Wei SHAO, Juan Boon TAN, Yeow Kheng LIM, Mahesh BHATKAR, Soh Yun SIAH
-
Publication number: 20140191408Abstract: A backside metal ground plane with improved metal adhesion and methods of manufacture are disclosed herein. The method includes forming at least one through silicon via (TSV) in a substrate. The method further includes forming an oxide layer on a backside of the substrate. The method further includes forming a metalized ground plane on the oxide layer and in electrical contact with an exposed portion of the at least one TSV.Type: ApplicationFiled: January 10, 2013Publication date: July 10, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Jay S. BURNHAM, Damyon L. CORBIN, George A. DUNBAR, III, Jeffrey P. GAMBINO, John C. HALL, Kenneth F. MCAVEY, JR., Charles F. MUSANTE, Anthony K. STAMPER
-
Publication number: 20140191409Abstract: A semiconductor structure is formed to include a non-conductive layer with at least one metal line, a first dielectric layer, a first stop layer, a second dielectric layer, a second stop layer, a third stop layer and a fourth stop layer. A first photoresist layer is formed over the upper stop layer to develop at least one via pattern. The structure is selectively etched to form the via pattern in the third stop layer through the fourth stop layer. The first photoresist layer is then removed. A second photoresist layer is formed over the upper stop layer to develop a plurality of trench patterns, each of the trench pattern comprising a via-trench portion in which the trench pattern is formed above the via pattern, and a trench portion that is remaining part of the trench pattern.Type: ApplicationFiled: January 10, 2013Publication date: July 10, 2014Applicants: SAMSUNG AUSTIN SEMICONDUCTOR, L.P., SAMSUNG ELECTRONICS CO., LTD.Inventor: Keith Quoc Lao
-
Publication number: 20140191410Abstract: Described herein are techniques related to techniques for monitoring damage to circuitry or structure neighboring one or more through-silicon vias (TSVs) caused by TSV-related processing. Additionally, techniques for confining diffusion of moisture or chemical from one or more TSVs during TSV-related processing are also described. This Abstract is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims.Type: ApplicationFiled: December 27, 2011Publication date: July 10, 2014Inventors: Gerald S. Leatherman, Christopher C. Pelto
-
Publication number: 20140191411Abstract: A method is provided for fabricating an interconnection structure. The method includes providing a substrate having certain semiconductor devices, a metal layer electrically connecting with the semiconductor devices, and a barrier layer on the metal layer. The method also includes forming a dielectric layer on the substrate; and forming an antireflective coating on the dielectric layer. Further, the method includes forming a second mask having a first pattern corresponding to a through hole in the dielectric layer, wherein the antireflective coating significantly reduces lithographic light reflection to avoid photoresist residue in the first pattern; and forming a through hole by etching the dielectric layer and the antireflective coating covering the dielectric layer using the second mask as an etching mask. Further, the method also includes forming a via by filling the through hole with a conductive material.Type: ApplicationFiled: September 7, 2013Publication date: July 10, 2014Applicant: Semiconductor Manufacturing International (Shanghai) CorporationInventor: MING ZHOU
-
Publication number: 20140191412Abstract: A method is provided for fabricating an interconnection structure. The method includes providing a semiconductor substrate having certain semiconductor devices inside, a dielectric layer covering the semiconductor devices, and vias inside the dielectric layer connecting with connection pads of the semiconductor devices. The method also includes forming a first conductive layer on the semiconductor substrate, and forming a second conductive layer with smaller grain sizes by doping the first conductive layer. Further, the method includes forming an interconnection pad by patterning the second conductive layer, and forming a connection wire on the interconnection pad.Type: ApplicationFiled: October 23, 2013Publication date: July 10, 2014Applicant: Semiconductor Manufacturing International (Shanghai) CorporationInventor: MING ZHOU
-
Publication number: 20140191413Abstract: A cutout (11), which penetrates the semiconductor body, is present in the semiconductor body (1). A conductor layer (6), which is electrically conductively connected to a metal plane (3) on or over the semiconductor body, screens the semiconductor body electrically from the cutout. The conductor layer can be metal, optionally with a barrier layer (6a), or a doped region of the semiconductor body.Type: ApplicationFiled: May 16, 2012Publication date: July 10, 2014Applicant: ams AGInventors: Rainer Minixhofer, Ewald Stückler, Martin Schrems, Günther Koppitsch, Jochen Kraft, Jordi Teva
-
Publication number: 20140191414Abstract: A semiconductor device and a method for fabricating the same are provided. The semiconductor device comprising a substrate including a first surface and a second surface that face each other, a planarization layer formed on the first surface of the substrate, a passivation layer formed on the planarization layer, and a through via contact penetrating the substrate, the planarization layer, and the passivation layer, and being exposed from the passivation layer.Type: ApplicationFiled: January 3, 2014Publication date: July 10, 2014Inventor: Tae-Seong Kim
-
Publication number: 20140191415Abstract: Apparatus and methods for plasma etching are disclosed. In one embodiment, a method for etching a plurality of features on a wafer includes positioning the wafer within a chamber of a plasma etcher, generating plasma ions using a radio frequency power source and a plasma source gas, directing the plasma ions toward the wafer using an electric field, and focusing the plasma ions using a plasma focusing ring. The plasma focusing ring is configured to increase a flux of plasma ions arriving at a surface of the wafer to control the formation of the plurality of features and structures associated therewith.Type: ApplicationFiled: January 3, 2014Publication date: July 10, 2014Applicant: SKYWORKS SOLUTIONS, INC.Inventors: Daniel Kwadwo Amponsah Berkoh, Elena Becerra Woodard, Dean G. Scott
-
Publication number: 20140191416Abstract: A semiconductor device comprises a first external terminal having a first size, a plurality of second external terminals each having a second size smaller than the first size, an external terminal area in which the first external terminal and the second external terminals are arranged, and a plurality of wires connecting between the second external terminals and a plurality of circuits formed adjacent to the external terminal area and corresponding to the second external terminals. The second external terminals and the wires constitute a plurality of interfaces. Each of the interfaces includes at least one adjustment portion that adjusts a time constant of the wire so that the wires have the same time constant. At least part of the adjustment portions is located in a margin area produced in the external terminal area by a difference between the first size and the second size.Type: ApplicationFiled: March 10, 2014Publication date: July 10, 2014Applicant: Elpida Memory, Inc.Inventors: Tomohiro KITANO, Hisayuki NAGAMINE
-
Publication number: 20140191417Abstract: A multi-chip package is disclosed that has a construction capable of preventing and/or reducing electrical shorts caused by shifts in bond wires. The multi-chip package includes a die attach formed between connection points of a bond wire. The die attach is made of a non-conductive material and can be constructed so as to support or encompass a portion of the bond wire. By contacting the bond wire, the die attach restricts the motion of the bond wire by acting as a physical barrier to the bond wire's movement and/or as a source of friction. In this manner, undesired position shifts of the bond wires can be prevented, reducing device failures and allowing for improved manufacturing allowances.Type: ApplicationFiled: January 7, 2013Publication date: July 10, 2014Applicant: Spansion LLCInventors: Kiah Ling Tan, Sally Yin Lye Foong, Lee Changhak, Chin Nguk Lai
-
Publication number: 20140191418Abstract: The present invention provides a stabilized fine textured metal microstructure that constitutes a durable activated surface usable for bonding a 3D stacked chip. A fine-grain layer that resists self anneal enables metal to metal bonding at moderate time and temperature and wider process flexibility.Type: ApplicationFiled: January 9, 2013Publication date: July 10, 2014Applicant: International Business Machines CorporationInventors: Tien-Jen Cheng, Mukta G. Farooq, John A. Fitzsimmons
-
Publication number: 20140191419Abstract: 3D integrated circuit packages with window interposers and methods to form such semiconductor packages are described. For example, a semiconductor package includes a substrate. A top semiconductor die is disposed above the substrate. An interposer having a window is disposed between and interconnected to the substrate and the top semiconductor die. A bottom semiconductor die is disposed in the window of the interposer and interconnected to the top semiconductor die. In another example, a semiconductor package includes a substrate. A top semiconductor die is disposed above the substrate. An interposer is disposed between and interconnected to the substrate and the top semiconductor die. A bottom semiconductor die is disposed in a same plane as the interposer and interconnected to the top semiconductor die.Type: ApplicationFiled: December 22, 2011Publication date: July 10, 2014Applicant: INTEL CORPORATIONInventors: Debendra Mallik, Ram S. Viswanath, Sriram Srinivasan, Mark T. Bohr, Andrew W. Yeoh, Sairam Agraharam
-
Publication number: 20140191420Abstract: An apparatus including a printed circuit board including a body of a plurality of alternating layers of conductive material and insulating material; and a package including a die disposed within the body of the printed circuit board. A method including forming a printed circuit board including a core and a build-up section including alternating layers of conductive material and insulating material coupled to the core; and coupling a package including a die to the core of the printed circuit board such that at least a portion of a sidewall of the package is embedded in at least a portion of the build-up section. An apparatus including a printed circuit board including a body; a computing device including a package including a microprocessor disposed within the body of the printed circuit board; and a peripheral device that provides input or output to the computing device.Type: ApplicationFiled: January 7, 2013Publication date: July 10, 2014Inventor: Tin Poay Chuah
-
Publication number: 20140191421Abstract: A semiconductor device includes a semiconductor substrate, an interlayer insulation film, multiple wiring layers, a first hard film, and an electrical pad. The semiconductor substrate has a semiconductor element. The interlayer insulation film is disposed above the semiconductor substrate. The multiple wiring layers are disposed within the interlayer insulation film. The first hard film is disposed above the interlayer insulation film, and the first hard film is harder than the interlayer insulation film. The electrical pad is disposed above the first hard film, and the electrical pad is used for an external connection. The electrical pad includes a lower layer pad, the upper layer pad, and a second hard film.Type: ApplicationFiled: December 26, 2013Publication date: July 10, 2014Applicant: DENSO CORPORATIONInventors: Kouichi SAWADA, Yasushi TANAKA
-
Publication number: 20140191422Abstract: Disclosed is an improved sublimation method for the purification of organic small molecules. The new method features that barriers are applied in the collection region of sublimation tube so that the gas flow path is modified to pass through or bypass the barriers from the heating region to the vacuum pump. The arrangement of the barriers can effectively separate the main product from the impurities. The main product is enriched in a collection region, while the volatile impurities are enriched in an impurity region. This method has been proved to improve the quality of sublimed materials substantially according to the purity measurements and OLED performance tests.Type: ApplicationFiled: August 3, 2012Publication date: July 10, 2014Applicants: BEIJING AGLAIA TECHNOLOGY DEVELOPMENT CO., LTD., GUANGDONG AGLAIA OPTOELECTRONIC MATERIALS CO., LTD.Inventors: Lei Dai, Lifei Cai