Patents Issued in July 10, 2014
-
Publication number: 20140191323Abstract: Embodiments of present invention provide a method of forming a first and a second group of fins on a substrate; covering a top first portion of the first and second groups of fins with a first dielectric material; covering a bottom second portion of the first and second groups of fins with a second dielectric material, the bottom second portion of the first group and the second group of fins having a same height; exposing a middle third portion of the first and second groups of fins to an oxidizing environment to create an oxide section that separates the top first portion from the bottom second portion of the first and second groups of fins; and forming one or more fin-type field-effect-transistors (FinFETs) using the top first portion of the first and second groups of fins as fins under gates of the one or more FinFETs.Type: ApplicationFiled: January 8, 2013Publication date: July 10, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Marc Adam Bergendahl, David Vaclav Horak, Shom Ponoth, Chih-Chao Yang, Charles William Koburger, III
-
Publication number: 20140191324Abstract: One method includes performing an etching process through a patterned mask layer to form trenches in a substrate that defines first and second fins, forming liner material adjacent the first fin to a first thickness, forming liner material adjacent the second fin to a second thickness different from the first thickness, forming insulating material in the trenches adjacent the liner materials and above the mask layer, performing a process operation to remove portions of the layer of insulating material and to expose portions of the liner materials, performing another etching process to remove portions of the liner materials and the mask layer to expose the first fin to a first height and the second fin to a second height different from the first height, performing another etching process to define a reduced-thickness layer of insulating material, and forming a gate structure around a portion of the first and second fin.Type: ApplicationFiled: January 8, 2013Publication date: July 10, 2014Applicants: INTERNATIONAL BUSINESS MACHINES CORPORATION, GLOBALFOUNDRIES INC.Inventors: Xiuyu Cai, Ruilong Xie, Kangguo Cheng, Ali Khakifirooz
-
Publication number: 20140191325Abstract: Various embodiments include fin-shaped field effect transistor (finFET) structures that enhance work function and threshold voltage (Vt) control, along with methods of forming such structures. The finFET structures can include a p-type field effect transistor (PFET) and an n-type field effect transistor (NFET). In some embodiments, the PFET has fins separated by a first distance and the NFET has fins separated by a second distance, where the first distance and the second distance are distinct from one another. In some embodiments, the PFET or the NFET include fins that are separated from one another by non-uniform distances. In some embodiments, the PFET or the NFET include adjacent fins that are separated by distinct distances at their source and drain regions.Type: ApplicationFiled: January 7, 2013Publication date: July 10, 2014Applicant: International Business Machines CorporationInventors: Murshed M. Chowdhury, Benjamin R. Cipriany, Brian J. Greene, Arvind Kumar
-
Publication number: 20140191326Abstract: A semiconductor chip having a photonics device and a CMOS device which includes a photonics device portion and a CMOS device portion on a semiconductor chip; a metal or polysilicon gate on the CMOS device portion, the metal or polysilicon gate having a gate extension that extends toward the photonics device portion; a germanium gate on the photonics device portion such that the germanium gate is coplanar with the metal or polysilicon gate, the germanium gate having a gate extension that extends toward the CMOS device portion, the germanium gate extension and metal or polysilicon gate extension joined together to form a common gate; spacers formed on the germanium gate and the metal or polysilicon gate; and nitride encapsulation formed on the germanium gate.Type: ApplicationFiled: August 30, 2013Publication date: July 10, 2014Applicant: International Business Machines CorporationInventors: Solomon Assefa, William M. J. Green, Steven M. Shank, Yurii A. Vlasov
-
Publication number: 20140191327Abstract: A semiconductor memory device has a memory cell array with memory cells, each including first and second conduction type transistors, column-side peripheral circuits disposed with the same row-direction interval as the memory cells, a first conduction type well region formed within the memory cell array, a second conduction type well region formed within the first conduction type well region and is disposed separately in the row direction, a second conduction type well contact region disposed extending in the row direction among the memory cells, a first conduction type well contact region disposed extending in the column direction among the memory cells, a column-side peripheral contact region, a first conduction type back gate voltage line connecting to the first conduction type well region; and a second conduction type back gate voltage line connecting to the second conduction type well.Type: ApplicationFiled: December 18, 2013Publication date: July 10, 2014Applicant: FUJITSU SEMICONDUCTOR LIMITEDInventors: Tomoya TSURUTA, Ryo TANABE
-
Publication number: 20140191328Abstract: A semiconductor memory device has a memory cell array having memory cells, each including first and second conduction type transistors, a peripheral circuit having the first and second conduction type transistors, a first conduction type memory cell array well region within the memory cell array region, a second conduction type memory cell array well region within the first conduction type memory cell array well region, a first conduction type peripheral circuit well region within the peripheral circuit region, a second conduction type peripheral circuit well region within the first conduction type peripheral circuit well region, and a second conduction type isolation region between the first conduction type memory cell array well region and the first conduction type peripheral circuit well region. At least a portion of first conduction type transistors of first conduction type transistors of the peripheral circuit is formed in the second conduction type isolation region.Type: ApplicationFiled: December 18, 2013Publication date: July 10, 2014Applicant: FUJITSU SEMICONDUCTOR LIMITEDInventors: Tomoya TSURUTA, Ryo Tanabe
-
Publication number: 20140191329Abstract: An integrated circuit includes a MOS transistor having a gate region and source and drain regions separated from the gate region by insulating spacers. At least two metal contact pads respectively contact with two metal silicide regions (for example, a cobalt silicide) which lie within the source and drain regions. The silicide regions are located at the level of lower parts of the two metal contact pads and are separate by a distance from the insulating spacers.Type: ApplicationFiled: December 30, 2013Publication date: July 10, 2014Applicant: STMICROELECTRONICS (ROUSSET) SASInventors: Christian Rivero, Roger Delattre
-
Publication number: 20140191330Abstract: An improved finFET and method of fabrication is disclosed. Embodiments of the present invention take advantage of the different epitaxial growth rates of {110} and {100} silicon. Fins are formed that have {110} silicon on the fin tops and {100} silicon on the long fin sides (sidewalls). The lateral epitaxial growth rate is faster than the vertical epitaxial growth rate. The resulting merged fins have a reduced merged region in the vertical dimension, which reduces parasitic capacitance. Other fins are formed with {110} silicon on the fin tops and also {110} silicon on the long fin sides. These fins have a slower epitaxial growth rate than the {100} side fins, and remain unmerged in a semiconductor integrated circuit, such as an SRAM circuit.Type: ApplicationFiled: January 9, 2013Publication date: July 10, 2014Applicant: International Business Machines CorporationInventors: Kangguo Cheng, Thomas N. Adam, Ali Khakifirooz, Alexander Reznicek
-
Publication number: 20140191331Abstract: A method of manufacturing a transistor comprising: providing a substrate, a region of semiconductive material supported by the substrate, and a region of electrically conductive material supported by the region of semiconductive material; forming at least one layer of resist material over said regions to form a covering of resist material over said regions; forming a depression in a surface of the covering of resist material, said depression extending over a first portion of said region of conductive material, said first portion separating a second portion of the conductive region from a third portion of the conductive region; removing resist material located under said depression so as to form a window, through said covering, exposing said first portion of the electrically conductive region; removing said first portion to expose a connecting portion of the region of semiconductive material, said connecting portion connecting the second portion to the third portion of the conductive region; forming a layer ofType: ApplicationFiled: June 22, 2012Publication date: July 10, 2014Applicant: Pragmatic Printing LtdInventors: Richard Price, Scott White
-
Publication number: 20140191332Abstract: Disclosed herein is a device that includes a first PFET transistor formed in and above a first active region of a semiconducting substrate, a second PFET transistor formed in and above a second active region of the semiconducting substrate, wherein at least one of a thickness of the first and second channel semiconductor materials or a concentration of germanium in the first and second channel semiconductor materials are different.Type: ApplicationFiled: March 13, 2014Publication date: July 10, 2014Applicant: GLOBALFOUNDRIES Inc.Inventors: Hans-Juergen Thees, Stephan Kronholz, Peter Javorka
-
Publication number: 20140191333Abstract: This description relates to a method including forming an interlayer dielectric (ILD) layer and a dummy gate structure over a substrate and forming a cavity in a top portion of the ILD layer. The method further includes forming a protective layer to fill the cavity. The method further includes planarizing the protective layer. A top surface of the planarized protective layer is level with a top surface of the dummy gate structure. This description also relates to a semiconductor device including first and second gate structures and an ILD layer formed on a substrate. The semiconductor device further includes a protective layer formed on the ILD layer, the protective layer having a different etch selectivity than the ILD layer, where a top surface of the protective layer is level with the top surfaces of the first and second gate structures.Type: ApplicationFiled: January 7, 2013Publication date: July 10, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventors: Chun-Wei CHANG, Yi-An LIN, Neng-Kuo CHEN, Sey-Ping SUN, Clement Hsingjen WANN, Yu-Lien HUANG
-
Publication number: 20140191334Abstract: A stacked power semiconductor device includes vertical metal oxide semiconductor field-effect transistors and dual lead frames packaged with flip-chip technology. In the method of manufacturing the stacked power semiconductor device, a first semiconductor chip is flip chip mounted on the first lead frame. A mounting clips is connected to the electrode at back side of the first semiconductor chip. A second semiconductor chip is mounted on the second lead frame, which is then flipped and stacked on the mounting clip.Type: ApplicationFiled: January 4, 2013Publication date: July 10, 2014Inventors: Yan Xun Xue, Yueh-Se Ho, Lei Shi, Jun Lu, Liang Zhao
-
Publication number: 20140191335Abstract: The present invention discloses a semiconductor device, comprising a plurality of fins located on a substrate and extending along a first direction; a plurality of gate stack structures extending along a second direction and across each of the fins; a plurality of stress layers located in the fins on both sides of the gate stack structures and having a plurality of source and drain regions therein; a plurality of channel regions located in the fins below the gate stack structures; characterized in that the stress layers have connected parts in the fins and that the channel regions enclose the connected parts.Type: ApplicationFiled: August 27, 2012Publication date: July 10, 2014Inventors: Huaxiang Yin, Changliang Qin, Xiaolong Ma, Qiuxia Xu, Dapeng Chen
-
Publication number: 20140191336Abstract: Methods and devices depicting fabrication of non-planar access devices having fins and narrow trenches, among which is a method that includes wet etching a conductor to form a recessed region and subsequently etching the conductor to form gates on the fins. The wet etching may include formation of recesses which are may be backfilled with a fill material to form spacers on the conductor. Portions of a plug may be removed during the wet etch to form overhanging spacers to provide further protection of the conductor during the dry etch.Type: ApplicationFiled: March 13, 2014Publication date: July 10, 2014Applicant: MICRON TECHNOLOGY, INC.Inventor: Werner Jeungling
-
Publication number: 20140191337Abstract: According to an exemplary embodiment, a stacked half-bridge package includes a control transistor having a control drain for connection to a high voltage input, a control source coupled to an output terminal, and a control gate for being driven by a driver IC. The stacked half-bridge package also includes a sync transistor having a sync drain for connection to the output terminal, a sync source coupled to a low voltage input, and a sync gate for being driven by the driver IC. A current carrying layer is situated on the sync drain; the control transistor and the sync transistor being stacked on one another, where the current carrying layer provides a high current connection between the sync drain and the control source.Type: ApplicationFiled: March 13, 2014Publication date: July 10, 2014Applicant: International Rectifier CorporationInventors: Eung San Cho, Chuan Cheah, Andrew N. Sawle
-
Publication number: 20140191338Abstract: In a region just below an access gate electrode in an SRAM memory cell, a second halo region is formed adjacent to a source-drain region and a first halo region is formed adjacent to a first source-drain region. In a region just below a drive gate electrode, a third halo region is formed adjacent to the third source-drain region and a fourth halo region is formed adjacent to a fourth source-drain region. The second halo region is set to have an impurity concentration higher than the impurity concentration of the first halo region. The third halo region is set to have an impurity concentration higher than the impurity concentration of the fourth halo region. The impurity concentration of the first halo region and the impurity concentration of the fourth halo region are different from each other.Type: ApplicationFiled: July 29, 2011Publication date: July 10, 2014Applicant: RENESAS ELECTRONICS CORPORATIONInventors: Koji Nii, Makoto Yabuuchi, Yasumasa Tsukamoto, Kengo Masuda
-
Publication number: 20140191339Abstract: A method is provided for fabricating a semiconductor structure. The method includes providing a semiconductor substrate having a plurality of first doped regions and second doped regions; and forming a first dielectric layer on the semiconductor substrate. The method also includes forming a first gate dielectric layer and a second gate dielectric layer; and forming a first metal gate and a second metal gate on the first gate dielectric layer and the second gate dielectric layer, respectively. Further, the method includes forming a third dielectric layer on the second metal gate; and forming a second dielectric layer on the first dielectric layer. Further, the method also includes forming at least one opening exposing at least one first metal gate and one first doped region; and forming a contact layer contacting with the first metal gate and the first doped region to be used as a share contact structure.Type: ApplicationFiled: June 17, 2013Publication date: July 10, 2014Inventor: ZHONGSHAN HONG
-
Publication number: 20140191340Abstract: Some embodiments include a transistor having a first electrically conductive gate portion along a first segment of a channel region and a second electrically conductive gate portion along a second segment of the channel region. The second electrically conductive gate portion is a different composition than the first electrically conductive gate portion. Some embodiments include a method of forming a semiconductor construction. First semiconductor material and metal-containing material are formed over a NAND string. An opening is formed through the metal-containing material and the first semiconductor material, and is lined with gate dielectric. Second semiconductor material is provided within the opening to form a channel region of a transistor. The transistor is a select device electrically coupled to the NAND string.Type: ApplicationFiled: January 10, 2013Publication date: July 10, 2014Applicant: Micron Technology, Inc.Inventors: Deepak Thimmegowda, Andrew R. Bicksler, Roland Awusie
-
Publication number: 20140191341Abstract: A semiconductor structure may include a first device having first surface with a first bonding layer formed thereon and a second device having a first surface with a second bonding layer formed thereon. The first bonding layer may provide an electrically conductive path to at least one electrical device in the first device. The second bonding layer may provide an electrically conductive path to at least one electrical device in the second device. One of the first or the second devices may include MEMS electrical devices. The first and/or the second bonding layers may be formed of a getter material, which may provide absorption for outgassing.Type: ApplicationFiled: January 4, 2013Publication date: July 10, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventor: Taiwan Semiconductor Manufacturing Company, Ltd.
-
Publication number: 20140191342Abstract: There is provided a MEMS sensor including a signal processing LSI equipped with a temperature sensor for measuring temperature of a sensor, and a MEMS sensor chip overlaid on the signal processing LSI, the MEMS sensor chip being mounted on a heat generating part of the signal processing LSI. This MEMS sensor decreases the effects caused by thermally triggered changes in temperature characteristics.Type: ApplicationFiled: August 10, 2012Publication date: July 10, 2014Inventors: Ichiro Ohsaka, Kazunori Ohta
-
Publication number: 20140191343Abstract: Provided is an acoustic transducer including: a semiconductor substrate; a vibrating membrane, provided above the semiconductor substrate, including a vibrating electrode; and a fixed membrane, provided above the semiconductor substrate, including a fixed electrode, the acoustic transducer detecting a sound wave according to changes in capacitances between the vibrating electrode and the fixed electrode, converting the sound wave into electrical signals, and outputting the electrical signals. At least one of the vibrating electrode and the fixed electrode is divided into a plurality of divided electrodes, and the plurality of divided electrodes outputting the electrical signals.Type: ApplicationFiled: December 22, 2011Publication date: July 10, 2014Applicants: STMICROELECTRONICS S.R.L., OMRON CORPORATIONInventors: Takashi Kasai, Shobu Sato, Yuki Uchida, Igino Padovani, Filippo David, Sebastiano Conti
-
Publication number: 20140191344Abstract: A method of fabricating a micro-electrical-mechanical system (MEMS) transducer comprises the steps of forming a membrane on a substrate, and forming a back-volume in the substrate. The step of forming a back-volume in the substrate comprises the steps of forming a first back-volume portion and a second back-volume portion, the first back-volume portion being separated from the second back-volume portion by a step in a sidewall of the back-volume. The cross-sectional area of the second back-volume portion can be made greater than the cross-sectional area of the membrane, thereby enabling the back-volume to be increased without being constrained by the cross-sectional area of the membrane . The back-volume may comprise a third back-volume portion. The third back-volume portion enables the effective diameter of the membrane to be formed more accurately.Type: ApplicationFiled: March 10, 2014Publication date: July 10, 2014Applicant: Wolfson Microelectronics plcInventors: Anthony Bernard Traynor, Richard Ian Laming, Tsjerk H. Hoekstra
-
Publication number: 20140191345Abstract: A magnetic memory with a memory layer having magnetization, the direction of magnetization of which changes according to information recorded therein; a reference layer having a fixed magnetization against which magnetization of the memory layer can be compared; a nonmagnetization layer between the memory layer and the reference layer; and an electrode on one side of the memory layer facing away from the reference layer, wherein, the memory device memorizes the information by reversal of the magnetization of the memory layer by a spin torque generated when a current flows between the memory layer, the nonmagnetization layer and the reference layer, and a heat conductivity of a center portion of the electrode is lower than a heat conductivity of surroundings thereof. The memory and reference preferably have vertical magnetizations.Type: ApplicationFiled: March 11, 2014Publication date: July 10, 2014Applicant: Sony CorporationInventors: Hiroyuki Ohmori, Masanori Hosomi, Kazuhiro Bessho, Yutaka Higo, Kazutaka Yamane, Hiroyuki Uchida
-
Publication number: 20140191346Abstract: A magnetic memory device may include a first vertical magnetic layer, a non-magnetic layer on the first vertical magnetic layer, and a first junction magnetic layer on the non-magnetic layer, with the non-magnetic layer being between the first vertical magnetic layer and the first junction magnetic layer. A tunnel barrier may be on the first junction magnetic layer, with the first junction magnetic layer being between the non-magnetic layer and the tunnel barrier. A second junction magnetic layer may be on the tunnel barrier with the tunnel barrier being between the first and second junction magnetic layers, and a second vertical magnetic layer may be on the second junction magnetic layer with the second junction magnetic layer being between the tunnel barrier and the second vertical magnetic layer.Type: ApplicationFiled: March 12, 2014Publication date: July 10, 2014Inventors: Sechung Oh, Jangeun Lee, Jeahyoung Lee, Woojin Kim, Woo Chang Lim, Junho Jeong, Sukhun Choi
-
Publication number: 20140191347Abstract: According to one embodiment, a solid-state imaging device includes a semiconductor substrate including a pixel area and a peripheral circuit area, an interconnection structure provided on a first principal surface of the semiconductor substrate and including first interconnection layers electrically connected to the peripheral circuit area, a second interconnection layer provided in the peripheral circuit area and on a second principal surface of the semiconductor substrate, a third interconnection layer provided above the second interconnection layer with an insulating layer therebetween, and through electrodes electrically connecting the second interconnection layer to the third interconnection layer.Type: ApplicationFiled: August 2, 2013Publication date: July 10, 2014Applicant: Kabushiki Kaisha ToshibaInventors: Jiro HAYAKAWA, Tomoyuki Yoda
-
Publication number: 20140191348Abstract: Disclosed is an integrated circuit comprising a substrate (10); and an optical CO2 sensor comprising: first and second light sensors (12, 12?) on said substrate, said second light sensor being spatially separated from the first light sensor; and a layer portion (14) including an organic compound comprising at least one amine or amidine functional group over the first light sensor; wherein said integrated circuit further comprises a signal processor (16) coupled to the first and second light sensor for determining a difference in the respective outputs of the first and second light sensor. An electronic device comprising such a sensor and a method of manufacturing such an IC are also disclosed.Type: ApplicationFiled: January 3, 2014Publication date: July 10, 2014Applicant: NXP B.V.Inventors: Aurelie Humbert, Roel Daamen, Youri Victorovitch Ponomarev
-
Publication number: 20140191349Abstract: The present invention provides a solid-state imaging apparatus which has hollow portions provided around each of color filters and achieves the prevention of the peeling of each of the color filters. The solid-state imaging apparatus having a plurality of light receiving portions provided on a semiconductor substrate includes: a plurality of color filters arranged correspondingly to each of the plurality of light receiving portions; and hollow portions formed around each of the plurality of color filters, wherein each of the color filters has one peripheral part contacting with adjacent one or more of the color filters.Type: ApplicationFiled: January 3, 2014Publication date: July 10, 2014Applicant: CANON KABUSHIKI KAISHAInventors: Masaki Kurihara, Daisuke Shimoyama
-
Publication number: 20140191350Abstract: An image sensor chip package is disclosed, which includes a substrate, an image sensor component formed on the substrate, a spacer formed on the substrate and surrounding the image sensor component, and a transparent plate. A stress notch is formed on a side of the transparent plate, and a breaking surface is extended from the stress notch. A method for fabricating the image sensor chip package is also disclosed.Type: ApplicationFiled: January 8, 2014Publication date: July 10, 2014Applicant: XINTEC INC.Inventors: Chih-Hao CHEN, Bai-Yao LOU, Shih-Kuang CHEN
-
Publication number: 20140191351Abstract: An imaging/detection device includes a hemispherical lens having a surface opposite a curvature of the hemispherical lens, where the hemispherical lens defines an optical axis. The imaging/detection device also includes a plurality of detectors arranged on a focal plane array that is positioned near the surface of the hemispherical lens. Each of the detectors respectively includes a diode and an antenna monolithically integrated with the diode. Additionally, at least one of the detectors is offset by a distance from the optical axis of the hemispherical lens and is configured such that a radiating pattern of the respective antenna is tilted by an angle and directed toward the optical axis of the hemispherical lens. A maximum direction of the radiating pattern of the respective antenna is related to the distance by which the detector is offset from the optical axis of the hemispherical lens.Type: ApplicationFiled: March 13, 2014Publication date: July 10, 2014Applicant: Ohio State UniversityInventors: Kubilay Sertel, Gokhan Mumcu
-
Publication number: 20140191352Abstract: A wafer-level packaging method of BSI image sensors includes the following steps: S1: providing a wafer package body comprising a silicon base, an interconnect layer, a hollow wall and a substrate; S2: cutting the wafer package body via a first blade in a first cutting process to separate the interconnect layer of adjacent BSI image sensors; and S3: cutting the wafer package body via a second blade in a second cutting process to obtain independent BSI image sensors. As a result, damage of the interconnect layer and the substrate may be decreased to improve performance and reliability of the BSI image sensor.Type: ApplicationFiled: January 8, 2014Publication date: July 10, 2014Applicant: China Wafer Level CSP Co., Ltd.Inventors: Zhi-Qi WANG, Qiong YU, Wei WANG
-
Publication number: 20140191353Abstract: A solid state imaging device including a semiconductor layer comprising a plurality of photodiodes, a first antireflection film located over a first surface of the semiconductor layer, a second antireflection film located over the first antireflection film, a light shielding layer having side surfaces which are adjacent to at least one of first and the second antireflection film.Type: ApplicationFiled: March 11, 2014Publication date: July 10, 2014Applicant: Sony CorporationInventors: Susumu Hiyama, Kazufumi Watanabe
-
Publication number: 20140191354Abstract: Novel laser processed semiconductor materials, systems, and methods associated with the manufacture and use of such materials are provided. In one aspect, for example, a method of processing a semiconductor material can include providing a semiconductor material and irradiating a target region of the semiconductor material with a beam of laser radiation to form a laser treated region. The laser radiation is irradiated at an angle of incidence relative to the semiconductor material surface normal of from about 5° to about 89°, and the laser radiation can be at least substantially p-polarized.Type: ApplicationFiled: March 13, 2014Publication date: July 10, 2014Applicant: SiOnyx, Inc.Inventor: Christopher Vineis
-
Publication number: 20140191355Abstract: In various embodiments, image sensors incorporate multiple output structures by including multiple sub-arrays, at least one of which includes a region of active pixels, a dark pixel region that is fanned and/or slanted, a dark pixel region that is unfanned and unslanted, a horizontal CCD, and an output structure for conversion of charge to voltage.Type: ApplicationFiled: January 7, 2013Publication date: July 10, 2014Applicant: Truesense Imaging, Inc.Inventor: Shen Wang
-
Publication number: 20140191356Abstract: A solid-state imaging apparatus is disclosed in which, in a first unit cell, light is collected to maximize an amount of light received when the light is incident at a first angle-of-incidence, and in a second unit cell adjacent to the first unit cell, light is collected to maximize an amount of light received when the light is incident at a second angle-of-incidence, the amount of light received when the light is incident at a third angle-of-incidence on the first unit cell is equal to the amount of light received when the light is incident at the third angle-of-incidence on the second unit cell, the first angle-of-incidence is greater than the third angle-of-incidence by a predetermined amount, and the second angle-of-incidence is smaller than the third angle-of-incidence by the predetermined amount.Type: ApplicationFiled: March 13, 2014Publication date: July 10, 2014Applicant: Panasonic CorporationInventors: Shinzou KOUYAMA, Kazutoshi ONOZAWA
-
Publication number: 20140191357Abstract: The present invention relates to an image sensor in which substrates are stacked, wherein a substrate-stacked image sensor according to the present invention is configured such that a first photodiode is formed on a first substrate, a second photodiode is formed on a second substrate, the two substrates are aligned with and bonded to each other to electrically couple the two photodiodes to each other, thereby forming a complete photodiode within one pixel.Type: ApplicationFiled: August 8, 2012Publication date: July 10, 2014Applicant: SiliconFile Technologies Inc.Inventor: Do Young Lee
-
Publication number: 20140191358Abstract: A shallow trench isolation (STI) and method of forming the same is provided. The STI structure comprises an upper insulating portion and a lower insulating portion, wherein the lower insulating portion includes a first insulator and an insulating layer surrounding the first insulator, the upper insulating portion includes a second insulator and a buffer layer surrounding the second insulator. A part of the buffer layer interfaces between the first insulator and the second insulator, and the outer sidewall of the buffer layer and the sidewall of the first insulator are leveled.Type: ApplicationFiled: January 8, 2013Publication date: July 10, 2014Applicant: UNITED MICROELECTRONICS CORP.Inventors: En-Chiuan Liou, Po-Chao Tsao, Chia-Jui Liang, Jia-Rong Wu
-
Publication number: 20140191359Abstract: Semiconductor-on-oxide structures and related methods of forming such structures are disclosed. In one case, a method includes: forming a first dielectric layer over a substrate; forming a first conductive layer over the first dielectric layer, the first conductive layer including one of a metal or a silicide; forming a second dielectric layer over the first conductive layer; bonding a donor wafer to the second dielectric layer, the donor wafer including a donor dielectric and a semiconductor layer; cleaving the donor wafer to remove a portion of the donor semiconductor layer; forming at least one semiconductor isolation region from an unremoved portion of the donor semiconductor layer; and forming a contact to the first conductive layer through donor dielectric and the second dielectric layer.Type: ApplicationFiled: January 9, 2014Publication date: July 10, 2014Applicant: International Business Machines CorporationInventors: John E. Barth, JR., Herbert L. Ho, Babar A. Khan, Kirk D. Peterson
-
Publication number: 20140191360Abstract: An ESD protection device includes a first discharge electrode and a second discharge electrode arranged to oppose each other, a discharge supporting electrode formed so as to span between the first and second discharge electrodes, and an insulator substrate that retains the first and second discharge electrodes and the discharge supporting electrode. The discharge supporting electrode is constituted by a group of a plurality of metal particles each coated with a semiconductor film containing silicon carbide. This discharge supporting electrode is obtained by firing a semiconductor-metal complex powder in which a semiconductor powder composed of silicon carbide is fixed to surfaces of metal particles. Selection is made so that the relationship between a coating amount Q [wt %] of the semiconductor powder in the semiconductor-metal complex powder and a specific surface area S [m2/g] of the metal powder satisfies Q/S?8.Type: ApplicationFiled: March 13, 2014Publication date: July 10, 2014Applicant: Murata Manufacturing Co., Ltd.Inventors: Takahiro Sumi, Jun Adachi, Takayuki Tsukizawa
-
Publication number: 20140191361Abstract: A method for forming an on-chip magnetic structure includes forming a seed layer over a substrate of a semiconductor chip. The seed layer is patterned to provide a plating location. A cobalt based alloy is electrolessly plated at the plating location to form an inductive structure on the semiconductor chip.Type: ApplicationFiled: January 10, 2013Publication date: July 10, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: William J. Gallagher, Eugene J. O'Sullivan, Naigang Wang
-
Publication number: 20140191362Abstract: A method for forming an on-chip magnetic structure includes forming a seed layer over a substrate of a semiconductor chip. The seed layer is patterned to provide a plating location. A cobalt based alloy is electrolessly plated at the plating location to form an inductive structure on the semiconductor chip.Type: ApplicationFiled: August 15, 2013Publication date: July 10, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: William J. Gallagher, Eugene J. O'Sullivan, Naigang Wang
-
Publication number: 20140191363Abstract: An external storage device including an interconnect substrate having a contact type external terminal, at least one semiconductor chip disposed over a first surface of the interconnect substrate, and a sealing resin layer which seals the at least one semiconductor chip and does not cover the external terminal. The at least one semiconductor chip includes a storage device, an inductor being connected to the storage device, a driver circuit configured to control the inductor and an interconnect layer. The interconnect layer is formed at a first surface of the semiconductor chip and includes the inductor. The first surface of the semiconductor chip is other than facing the first surface of the interconnect substrate, and the inductor and the driver circuit are connected to each other through the interconnect layer.Type: ApplicationFiled: March 10, 2014Publication date: July 10, 2014Applicant: RENESAS ELECTRONICS CORPORATIONInventors: Yasutaka Nakashiba, Kenta Ogawa
-
Publication number: 20140191364Abstract: Embodiments of MIM capacitors may be embedded into a thick IMD layer with enough thickness (e.g., 10 K?˜30 K?) to get high capacitance, which may be on top of a thinner IMD layer. MIM capacitors may be formed among three adjacent metal layers which have two thick IMD layers separating the three adjacent metal layers. Materials such as TaN or TiN are used as bottom/top electrodes & Cu barrier. The metal layer above the thick IMD layer may act as the top electrode connection. The metal layer under the thick IMD layer may act as the bottom electrode connection. The capacitor may be of different shapes such as cylindrical shape, or a concave shape. Many kinds of materials (Si3N4, ZrO2, HfO2, BST . . . etc.) can be used as the dielectric material. The MIM capacitors are formed by one or two extra masks while forming other non-capacitor logic of the circuit.Type: ApplicationFiled: March 10, 2014Publication date: July 10, 2014Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Kuo-Chyuan Tzeng, Luan C. Tran, Chen-Jong Wang, Kuo-Chi Tu, Hsiang-Fan Lee
-
Publication number: 20140191365Abstract: Methods include forming a dielectric layer from a first material above a substrate. The dielectric layer is formed such that a preferred crystal direction for at least one electrical property of the first material is parallel to a surface of the dielectric layer. Next, forming a first and second trench within the dielectric layer wherein the first and second trenches have at least one curved portion. Forming a second material within the first trench and a third material within the second trench wherein the first material is different from the second and third materials. The first and second trenches are separated by a distance between 3-20 nm.Type: ApplicationFiled: January 10, 2013Publication date: July 10, 2014Applicant: Intermolecular, Inc.Inventors: Sergey Barabash, Dipankar Pramanik
-
Publication number: 20140191366Abstract: Partial removal of organic planarizing layer (OPL) material forms a plug of OPL material within an aperture that protects underlying material or electronic device such as a deep trench capacitor during other manufacturing processes. The OPL plug thus can absorb any differences or non-uniformity in, for example, etch rates across the chip or wafer and preserve recess dimensions previously formed. control of a lateral component of later removal of the OPL plug by etching also can increase tolerance of overlay error in forming connections and thus avoid loss in manufacturing yield.Type: ApplicationFiled: January 10, 2013Publication date: July 10, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Colin J. Brodsky, Anne C. Friedman, Herbert Lei Ho, Byeong Yeol Kim, Dan Mihai Mocuta, Garrett W. Oakley, Chienfan Yu
-
Publication number: 20140191367Abstract: A method is provided for forming sandwich damascene resistors in MOL processes and the resulting devices. Embodiments include forming on a substrate a film stack including an interlayer dielectric (ILD), a first dielectric layer, and a sacrifice layer (SL); removing a portion of the SL and the first dielectric layer, forming a first cavity; conformally forming a layer of resistive material in the first cavity and over the SL; depositing a second dielectric layer over the layer of resistive material and filling the first cavity; and removing the second dielectric layer, the layer of resistive material not in the first cavity, and at least a partial depth of the SL.Type: ApplicationFiled: January 10, 2013Publication date: July 10, 2014Applicant: GLOBALFOUNDRIES SINGAPORE PTE. LTD.Inventors: Chang Yong XIAO, Roderick Miller, Jie Chen
-
Publication number: 20140191368Abstract: Diffusion regions having the same conductivity type are arranged on a side of a second wiring and a side of a third wiring, respectively under a first wiring connected to a signal terminal. Diffusion regions are separated in a whole part or one part of a range in a Y direction. That is, under first wiring, diffusion regions are only formed in parts opposed to diffusion regions formed under the second wiring and third wiring connected to a power supply terminal or a ground terminal, and a diffusion region is not formed in a central part in an X direction. Therefore, terminal capacity of the signal terminal can be reduced without causing ESD resistance to be reduced, in an ESD protection circuit with the signal terminal.Type: ApplicationFiled: March 11, 2014Publication date: July 10, 2014Applicant: PANASONIC CORPORATIONInventor: Shiro USAMI
-
Publication number: 20140191369Abstract: A nitride semiconductor device includes a first nitride semiconductor layer, and an npn junction structure including a second nitride semiconductor layer of an n-type conductivity, a third nitride semiconductor layer of a p-type conductivity, and a fourth nitride semiconductor layer of an n-type conductivity layered in this order on the first nitride semiconductor layer. The third nitride semiconductor layer includes two or more uncovered regions which are uncovered with the fourth nitride semiconductor layer.Type: ApplicationFiled: October 31, 2013Publication date: July 10, 2014Applicant: Hitachi Metals, Ltd.Inventors: Tadayoshi TSUCHIYA, Naoki KANEDA, Tomoyoshi MISHIMA
-
Publication number: 20140191370Abstract: A silicon single crystal wafer is provided. The silicon single crystal wafer includes an IDP which is divided into an NiG region and an NIDP region, wherein the IDP region is a region where a Cu based defect is not detected, the NiG region is a region where an Ni based defect is detected and the NIPD region is a region where an Ni based defect is not detected.Type: ApplicationFiled: September 16, 2013Publication date: July 10, 2014Inventor: Woo Young SIM
-
Publication number: 20140191371Abstract: A material can be locally etched with arbitrary changes in the direction of the etch. A ferromagnetic-material-including catalytic particle is employed to etch the material. A wet etch chemical or a plasma condition can be employed in conjunction with the ferromagnetic-material-including catalytic particle to etch a material through a catalytic reaction between the catalytic particle and the material. During a catalytic etch process, a magnetic field is applied to the ferromagnetic-material-including catalytic particle to direct the movement of the particle to any direction, which is chosen so as to form a contiguous cavity having at least two cavity portions having different directions. The direction of the magnetic field can be controlled so as to form the contiguous cavity in a preplanned pattern, and each segment of the contiguous cavity can extend along an arbitrary direction.Type: ApplicationFiled: January 7, 2013Publication date: July 10, 2014Applicant: International Business Machines CorporationInventors: Eric A. Joseph, David W. Abraham, Roger W. Cheek, Alejandro G. Schroit, Ying Zhang
-
Publication number: 20140191372Abstract: Spacer-based pitch division lithography techniques are disclosed that realize pitches with both variable line widths and variable space widths, using a single spacer deposition. The resulting feature pitches can be at or below the resolution limit of the exposure system being used, but they need not be, and may be further reduced (e.g., halved) as many times as desired with subsequent spacer formation and pattern transfer processes as described herein. Such spacer-based pitch division techniques can be used, for instance, to define narrow conductive runs, metal gates and other such small features at a pitch smaller than the original backbone pattern.Type: ApplicationFiled: December 29, 2011Publication date: July 10, 2014Inventors: Swaminathan Sivakumar, Elliot N. Tan