Diamond Or Silicon Carbide Patents (Class 257/77)
  • Patent number: 10096703
    Abstract: A recess where an edge termination region is lower than an active region is disposed on a silicon carbide base body and an n?-type silicon carbide layer is exposed at a bottom of the recess. In the portion of the n?-type silicon carbide layer exposed at the bottom of the recess, first and second JTE regions configuring a JTE structure are disposed. The first JTE region is disposed from the bottom of the recess, along a side wall and covers a bottom corner portion of the recess. The first JTE region overlaps an outermost first p-type base region at the bottom corner portion. The first JTE region has an impurity concentration that is highest at the portion overlapping the first p-type base region and distribution of the impurity concentration in a depth direction peaks at a portion deeper than the bottom of the recess.
    Type: Grant
    Filed: September 29, 2016
    Date of Patent: October 9, 2018
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventors: Yuichi Harada, Yasuyuki Hoshi
  • Patent number: 10084113
    Abstract: A nitride semiconductor template includes a substrate, an AlN layer that is formed on the substrate and that includes Cl, and a nitride semiconductor layer formed on the AlN layer. In the AlN layer, a concentration of the Cl in a region on a side of the substrate is higher than that in a region on a side of the nitride semiconductor layer. Also, a light-emitting element includes the nitride semiconductor template, and a light-emitting layer formed on the nitride semiconductor template.
    Type: Grant
    Filed: January 31, 2017
    Date of Patent: September 25, 2018
    Assignee: SUMITOMO CHEMICAL COMPANY, LIMITED
    Inventors: Taichiro Konno, Hajime Fujikura, Shusei Nemoto
  • Patent number: 10079309
    Abstract: An object is to provide a material suitably used for a semiconductor included in a transistor, a diode, or the like. Another object is to provide a semiconductor device including a transistor in which the condition of an electron state at an interface between an oxide semiconductor film and a gate insulating film in contact with the oxide semiconductor film is favorable. Further, another object is to manufacture a highly reliable semiconductor device by giving stable electric characteristics to a transistor in which an oxide semiconductor film is used for a channel. A semiconductor device is formed using an oxide material which includes crystal with c-axis alignment, which has a triangular or hexagonal atomic arrangement when seen from the direction of a surface or an interface and rotates around the c-axis.
    Type: Grant
    Filed: June 10, 2016
    Date of Patent: September 18, 2018
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Motoki Nakashima, Tatsuya Honda
  • Patent number: 10056457
    Abstract: The subject matter disclosed herein relates to semiconductor power devices, such as silicon carbide (SiC) power devices. In particular, the subject matter disclosed herein relates to shielding regions in the form of channel region extensions for that reduce the electric field present between the well regions of neighboring device cells of a semiconductor device under reverse bias. The disclosed channel region extensions have the same conductivity-type as the channel region and extend outwardly from the channel region and into the JFET region of a first device cell such that a distance between the channel region extension and a region of a neighboring device cell having the same conductivity type is less than or equal to the parallel JFET width. The disclosed shielding regions enable superior performance relative to a conventional stripe device of comparable dimensions, while still providing similar reliability (e.g., long-term, high-temperature stability at reverse bias).
    Type: Grant
    Filed: May 15, 2017
    Date of Patent: August 21, 2018
    Assignee: GENERAL ELECTRIC COMPANY
    Inventors: Alexander Viktorovich Bolotnikov, Peter Almern Losee
  • Patent number: 10056259
    Abstract: Use of a single alloy conductor to form simultaneous ohmic contacts (SOC) to n- and p-type 4H-SiC. The single alloy conductor also is an effective diffusion barrier against gold (AU) and oxygen (O2) at high temperatures (e.g., up to 800° C.). The innovation may also provide an effective interconnecting metallization in a multi-level metallization device scheme.
    Type: Grant
    Filed: October 2, 2017
    Date of Patent: August 21, 2018
    Assignee: The United States of America as Represented by the Admin of National Aeronautics and Space Administration
    Inventor: Robert S. Okojie
  • Patent number: 10050137
    Abstract: A high electron mobility field-effect transistor of normally-off type, including a first layer of GaN with P-type doping; a second layer of GaN with N-type doping formed on the first layer of GaN; a third layer of unintentionally doped GaN formed on the second layer of GaN; a semiconductor layer formed to form an electron gas layer; a cavity formed through the third layer of GaN, without reaching the bottom of the second layer of GaN; a gate including a conductive gate material and a gate insulation layer arranged in the cavity, the gate insulation layer electrically insulating the conductive gate material relative to the second and third layers of GaN.
    Type: Grant
    Filed: February 3, 2017
    Date of Patent: August 14, 2018
    Assignee: Commissariat A L'Energie Atomique et aux Energies Alternatives
    Inventor: Erwan Morvan
  • Patent number: 10043877
    Abstract: A semiconductor device includes a substrate having a main surface inclined in an off-direction from a {0001} surface, a semiconductor layer, and an epitaxial layer. The semiconductor layer includes a trench. Where an upstream side is an off-angle upstream side and a downstream side is an off-angle downstream side in a direction with the off-direction projected on the main surface of the substrate, a side wall of the trench includes first and second side wall portions facing each other and each crossing the off-direction of the substrate. The first side wall portion is situated closer to the off-angle upstream side than the second side wall portion.
    Type: Grant
    Filed: February 15, 2017
    Date of Patent: August 7, 2018
    Assignee: PANASONIC INTELLECTUAL PROPERTY MANAGEMENT CO., LTD.
    Inventors: Tsutomu Kiyosawa, Yasuyuki Yanase, Kazuhiro Kagawa
  • Patent number: 10043700
    Abstract: A method of fabricating a semiconductor-on-diamond composite substrate, the method comprising: (i) starting with a native semiconductor wafer comprising a native silicon carbide substrate on which a compound semiconductor is disposed; (ii) bonding a silicon carbide carrier substrate to the compound semiconductor; (iii) removing the native silicon carbide substrate; (iv) forming a nucleation layer over the compound semiconductor; (v) growing polycrystalline chemical vapor deposited (CVD) diamond on the nucleation layer to form a composite diamond-compound semiconductor-silicon carbide wafer, and (vi) removing the silicon carbide carrier substrate y laser lift-off to achieve a layered structure comprising the compound semiconductor bonded to the polycrystalline CVD diamond via the nucleation layer, wherein in step (ii) the silicon carbide carrier substrate is bonded to the compound semiconductor via a laser absorption material which absorbs laser light, wherein the laser has a coherence length shorter than a th
    Type: Grant
    Filed: May 11, 2016
    Date of Patent: August 7, 2018
    Assignee: RFHIC CORPORATION
    Inventor: Daniel Francis
  • Patent number: 10032724
    Abstract: On a first epitaxial layer of a first conductivity type or a second conductivity type provided on a front surface of a silicon carbide substrate, a mark indicating a crystal axis direction of the silicon carbide substrate within a margin of error of one degree is provided. The mark is created on the silicon carbide substrate by forming the first epitaxial layer of the first conductivity type or the second conductivity type on the front surface of the silicon carbide substrate, detecting a stacking fault from the first epitaxial layer, and confirming the crystal axis direction of the silicon carbide substrate from the detected stacking fault.
    Type: Grant
    Filed: June 27, 2017
    Date of Patent: July 24, 2018
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventors: Yasuyuki Kawada, Takeshi Tawara
  • Patent number: 10030319
    Abstract: A silicon carbide substrate is composed of silicon carbide, and when a main surface thereof is etched with chlorine gas, the overall length of linear etch-pit groups observed in the main surface is equal to or less than the diameter of the substrate.
    Type: Grant
    Filed: November 4, 2015
    Date of Patent: July 24, 2018
    Assignee: SUMITOMO ELECTRIC INDUSTRIES, LTD.
    Inventors: Tsubasa Honke, Kyoko Okita
  • Patent number: 10026610
    Abstract: Provided is a method of manufacturing a silicon carbide semiconductor device with a long carrier lifetime without carrying out an additional step after a SiC single crystal substrate is fabricated using a chemical vapor deposition method. The silicon carbide semiconductor device manufacturing method includes (a) growing a silicon carbide single crystal film at a first temperature on a silicon carbide semiconductor substrate using chemical vapor deposition; (b) cooling the silicon carbide semiconductor substrate from the first temperature to a second temperature, which is lower than the first temperature, in an atmosphere of a carbon-containing gas after growing the silicon carbide crystal film; and (c) subsequently cooling the silicon carbide semiconductor substrate to a third temperature, which is lower than the second temperature, in a hydrogen gas atmosphere.
    Type: Grant
    Filed: April 9, 2015
    Date of Patent: July 17, 2018
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventors: Yasuyuki Kawada, Yoshiyuki Yonezawa
  • Patent number: 10026813
    Abstract: A semiconductor device including a p-type SiC layer, a gate electrode, and a gate insulating layer therebetween, the gate insulating layer including a first layer, a second layer provided between the first layer and the gate electrode and having a higher oxygen density than the first layer, a first and second regions provided in the second layer, the first region including a first element (at least one of Ta, Nb and V) having a first concentration peak, and the second region including a second element (at least one of Ge, B, Al, Ga, In, Be, Mg, Ca, Sr, Ba , La, and lanthanoid) having a second concentration peak of the second element and a third concentration peak of C, a distance between the second concentration peak and the third concentration peak being shorter than a distance between the first concentration peak and the third concentration peak.
    Type: Grant
    Filed: June 27, 2017
    Date of Patent: July 17, 2018
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tatsuo Shimizu, Ryosuke Iijima
  • Patent number: 10020368
    Abstract: A silicon carbide (SiC) semiconductor element includes a semiconductor layer, a dielectric layer on a surface of the semiconductor layer, a gate electrode layer on the dielectric layer, a first doped region, a second doped region, a shallow doped region and a third doped region. The semiconductor layer is of a first conductivity type. The first doped region is of a second conductivity type and includes an upper doping boundary spaced from the surface by a first depth. The shallow doped region is of the second conductivity type, and extends from the surface to a shallow doped depth. The second doped region is adjacent to the shallow doped region and is at least partially in the first doped region. The third doped region is of the second conductivity type and at least partially overlaps the first doped region.
    Type: Grant
    Filed: November 30, 2016
    Date of Patent: July 10, 2018
    Assignee: HESTIA POWER INC.
    Inventors: Cheng-Tyng Yen, Chien-Chung Hung, Hsiang-Ting Hung, Yao-Feng Huang, Chwan-Ying Lee
  • Patent number: 10020366
    Abstract: A method and device including adding a protective layer on the surface of a substrate, annealing the substrate at a temperature approximately greater or equal to 1850° C., removing the protective layer from the surface of the substrate after the annealing, and growing a first epilayer on the substrate after the removing of the protective layer, wherein the first epilayer is grown without attempting to prevent the basal plane dislocations to propagate in the first epilayer when growing the first epilayer, and wherein the first epilayer is free of the basal plane dislocations.
    Type: Grant
    Filed: September 22, 2016
    Date of Patent: July 10, 2018
    Assignee: The United States of America, as represented by the Secretary of the Navy
    Inventors: Nadeemullah A. Mahadik, Robert E. Stahlbush, Eugene A. Imhoff, Marko J. Tadjer
  • Patent number: 10014405
    Abstract: In at least some embodiments, a semiconductor device comprises a source region is formed within a well. The source region comprises a first dopant type, and the well comprises a second dopant type opposite the first dopant type. A termination region is formed within the well, the termination region being aligned with the source region and having an end adjacent to and spaced apart from an end of the source region. The termination region comprises a semiconducting material having the second dopant type. A preselected concentration value of the dopant in the termination region is greater than a concentration value of the second dopant type in the well.
    Type: Grant
    Filed: May 16, 2017
    Date of Patent: July 3, 2018
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventor: Xiaoju Wu
  • Patent number: 10013596
    Abstract: A fingerprint recognition apparatus includes an electrode-and-wiring substrate having two main surfaces opposite to each other, where one main surface is in proximity to user finger and the electrode-and-wiring substrate has a plurality of sensing electrodes on the other main surface. The fingerprint recognition apparatus further includes an integrated circuit (IC) chip having a fingerprint sensing circuit and a plurality of metal bumps. At least part of the metal bumps are electrically connected to the fingerprint sensing circuit and corresponding sensing electrodes on the electrode-and-wiring substrate, whereby the fingerprint sensing circuit is electrically connected to the sensing electrodes.
    Type: Grant
    Filed: July 7, 2016
    Date of Patent: July 3, 2018
    Assignee: SUPERC-TOUCH CORPORATION
    Inventors: Hsiang-Yu Lee, Shang Chin, Ping-Tsun Lin
  • Patent number: 10014378
    Abstract: A semiconductor device according to an embodiment includes a silicon carbide layer, an insulating layer, and a region provided between the silicon carbide layer and the insulating layer, the region including a plurality of first atoms of one element from the group consisting of nitrogen (N), phosphorus (P), arsenic (As), antimony (Sb), and bismuth (Si), at least some of the plurality of first atoms being four-fold coordinated atoms and/or five-fold coordinated atoms.
    Type: Grant
    Filed: February 13, 2017
    Date of Patent: July 3, 2018
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tatsuo Shimizu, Ryosuke Iijima
  • Patent number: 10014176
    Abstract: Provided is a SiC substrate treatment method for, with respect to a SiC substrate (40) that has, on its surface, grooves (41), activating ions while preventing roughening of the surface of the substrate. In the method, an ion activation treatment in which the SiC substrate (40) is heated under Si vapor pressure is performed to the SiC substrate (40) has, on its surface, an ion implantation region (46) in which ions have been implanted, and has the grooves (41) provided in a region including at least the ion implantation region (46), thereby ions that are implanted in the SiC substrate (40) is activated while etching the surface of the substrate.
    Type: Grant
    Filed: November 17, 2015
    Date of Patent: July 3, 2018
    Assignee: TOYO TANSO CO., LTD.
    Inventors: Norihito Yabuki, Satoshi Torimi, Satoru Nogami
  • Patent number: 10008583
    Abstract: A method of manufacturing a gate-all-around (GAA) nanosheet (NS) field effect transistor (FET) includes forming a stack on a substrate. The stack includes an alternating arrangement of conducting channel layers and non-uniform sacrificial regions. Each of the non-uniform sacrificial regions includes upper, middle, and lower sacrificial layers. The upper and lower sacrificial layers are configured to etch at a first etch rate and the middle sacrificial layer is configured to etch at a second etch rate greater than the first etch rate.
    Type: Grant
    Filed: August 22, 2017
    Date of Patent: June 26, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Mark S. Rodder, Joon Goo Hong
  • Patent number: 9997515
    Abstract: A semiconductor device includes trench gate structures in a semiconductor body with hexagonal crystal lattice. A mean surface plane of a first surface is tilted to a <1-100> crystal direction by an off-axis angle, wherein an absolute value of the off-axis angle is in a range from 2 degree to 12 degree. The trench gate structures extend oriented along the <1-100> crystal direction. Portions of the semiconductor body between neighboring trench gate structures form transistor mesas. Sidewalls of the transistor mesas deviate from a normal to the mean surface plane by not more than 5 degree.
    Type: Grant
    Filed: August 21, 2017
    Date of Patent: June 12, 2018
    Assignee: Infineon Technologies AG
    Inventors: Roland Rupp, Romain Esteve, Dethard Peters
  • Patent number: 9988738
    Abstract: A method for manufacturing a SiC epitaxial wafer includes: a first step of, by supplying a Si supply gas and a C supply gas, performing a first epitaxial growth on a SiC bulk substrate with a 4H—SiC(0001) having an off-angle of less than 5° as a main surface at a first temperature of 1480° C. or higher and 1530° C. or lower; a second step of stopping the supply of the Si supply gas and the C supply gas and increasing a temperature of the SiC bulk substrate from the first temperature to a second temperature; and a third step of, by supplying the Si supply gas and the C supply gas, performing a second epitaxial growth on the SiC bulk substrate having the temperature increased in the second step at the second temperature.
    Type: Grant
    Filed: December 26, 2013
    Date of Patent: June 5, 2018
    Assignee: Mitsubishi Electric Corporation
    Inventors: Nobuyuki Tomita, Yoichiro Mitani, Takanori Tanaka, Naoyuki Kawabata, Yoshihiko Toyoda, Takeharu Kuroiwa, Kenichi Hamano, Akihito Ono, Junji Ochi, Zempei Kawazu
  • Patent number: 9991262
    Abstract: A semiconductor device includes PMOS and NMOS FinFET devices disposed on a hybrid substrate including a first substrate and a second substrate, in which a fin of the PMOS FinFET device is formed on the first substrate having a top surface with a (100) crystal orientation, and another fin of the NMOS FinFET device is formed on the second substrate having a top surface with a (110) crystal orientation. The semiconductor device further includes a capping layer enclosing a buried bottom portion of the fin of the PMOS FinFET device, and another capping layer enclosing an effective channel portion of the fin of the PMOS FinFET device.
    Type: Grant
    Filed: June 15, 2017
    Date of Patent: June 5, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Kuo-Cheng Ching, Ching-Wei Tsai, Kuan-Lun Cheng, Chih-Hao Wang
  • Patent number: 9991399
    Abstract: A Schottky diode is disclosed that includes a silicon carbide substrate, a silicon carbide drift layer, a Schottky contact, and a passivation structure. The silicon carbide drift layer provides an active region and an edge termination region about the active region. The Schottky contact has sides and a top extending between the two sides and includes a Schottky layer over the active region and an anode contact over the Schottky layer. The passivation structure covers the edge termination region, the sides of the Schottky contact, and at least a portion of the top of the Schottky contact. The passivation structure includes a first silicon nitride layer, a silicon dioxide layer over the first silicon nitride layer, and a second silicon nitride layer over the silicon dioxide layer.
    Type: Grant
    Filed: September 26, 2014
    Date of Patent: June 5, 2018
    Assignee: Cree, Inc.
    Inventors: Van Mieczkowski, Jonathan Young, Qingchun Zhang, John Williams Palmour
  • Patent number: 9991344
    Abstract: An embodiment provides: a method for manufacturing a silicon carbide epi wafer, the method comprising the steps of preparing a wafer, applying a reaction gas to the wafer, heating the reaction gas to generate an intermediate compound, and forming a silicon carbide epi layer on the wafer using the generated intermediate compound, wherein the reaction gas contains a plurality of hydrocarbon compounds; and a silicon carbide epi wafer comprising a silicon carbide epi layer formed by a reaction gas containing a plurality of hydrocarbon compounds, wherein the C/Si value of the silicon carbide epi layer is uniform on the wafer, and thus the uniformity of the silicon carbide epi layer on the wafer can be improved.
    Type: Grant
    Filed: July 31, 2015
    Date of Patent: June 5, 2018
    Assignee: LG INNOTEK CO., LTD.
    Inventor: Seok Min Kang
  • Patent number: 9985127
    Abstract: To improve the breakdown voltage of a semiconductor device. In a terminal region of the semiconductor device, a mesa groove, a recess groove, an electric field relaxation region, and a gradient distributed low concentration p-type layer region are formed. A recess groove is fromed between a device region and the mesa groove so as to surround the device region. A region where a p-type layer is thinned by the recess groove is the electric field relaxation region. The gradient distributed low concentration p-type layer region is formed on the surface of the electric field relaxation region. The average carrier concentration of the entire gradient distributed low concentration p-type layer region is lower than the carrier concentration of the p-type layer. By forming the gradient distributed low concentration p-type layer region, the electric field relaxation region is quickly completely depleted when a reverse voltage is applied, thereby improving the breakdown voltage.
    Type: Grant
    Filed: March 20, 2017
    Date of Patent: May 29, 2018
    Assignee: TOYODA GOSEI CO., LTD.
    Inventors: Yukihisa Ueno, Nariaki Tanaka
  • Patent number: 9984879
    Abstract: A trench has first to third side surfaces respectively constituted of first to third semiconductor layers. A first side wall portion included in a first insulating film has first to third regions respectively located on the first to third side surfaces. A second insulating film has a second side wall portion located on the first side wall portion. The second side wall portion has one end and the other end, the one end being connected to the second bottom portion of the second insulating film, the other end being located on one of the first and second regions, the other end being separated from the third region.
    Type: Grant
    Filed: April 26, 2017
    Date of Patent: May 29, 2018
    Assignee: SUMITOMO ELECTRIC INDUSTRIES, LTD.
    Inventors: Kosuke Uchida, Takeyoshi Masuda, Yu Saitoh
  • Patent number: 9978840
    Abstract: In a first main surface of a silicon carbide substrate, a second trench having a second side surface which connects to the first main surface and is in contact with a third impurity region and a second impurity region and a second bottom portion continuous to the second side surface is formed. A fourth impurity region has a first region arranged between a second main surface and the second impurity region and a second region connecting the second bottom portion of the second trench and the first region to each other. A first electrode is electrically connected to the third impurity region on a side of the first main surface and is in contact with the second region at the second bottom portion of the second trench.
    Type: Grant
    Filed: June 30, 2015
    Date of Patent: May 22, 2018
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventor: Hiromu Shiomi
  • Patent number: 9978598
    Abstract: A silicon carbide semiconductor device includes a silicon carbide semiconductor substrate; a nickel silicide film provided on a surface of the silicon carbide semiconductor substrate and functioning as an ohmic contact; and an extraction electrode contacting the ohmic contact on a side different from a silicon carbide semiconductor substrate side. The silicon carbide semiconductor substrate side of the ohmic contact is mainly formed from a NiSi phase and an extraction electrode side thereof is mainly formed from a Ni2Si phase. The ohmic contact includes carbon on the silicon carbide semiconductor substrate and includes no carbon on the extraction electrode side.
    Type: Grant
    Filed: January 27, 2017
    Date of Patent: May 22, 2018
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventors: Makoto Utsumi, Yoshiyuki Sakai
  • Patent number: 9976231
    Abstract: Systems and methods of forming components from CVD single crystal diamonds that can withstand high temperatures and pressures, for example, in a mining and/or drilling environment. This may be accomplished by transforming a graphite powder by hot-filament chemical vapor deposition (HFCVD) into a CVD single diamond crystal powder, growing a plurality of CVD single diamond crystals on a planar surface of a substrate or on a dowel. In one example, if a substrate is used as the growth surface, the plurality of CVD single crystals grow in at least one layer on the substrate and at least a portion of the plurality of CVD single diamond crystals are removed from the substrate in the form of a plurality of discrete intact sheets of CVD single diamond crystals, stacked in a mold, and sintered, for example, to form a CVD single crystal diamond table.
    Type: Grant
    Filed: November 18, 2013
    Date of Patent: May 22, 2018
    Assignee: NATIONAL OILWELL DHT, L.P.
    Inventors: Guodong Zhan, II, Michael Scott Nixon
  • Patent number: 9972712
    Abstract: A semiconductor device according to an embodiment includes a conductive region including titanium (Ti), oxygen (O), at least one first element from zirconium (Zr) and hafnium (Hf), and at least one second element from vanadium (V), niobium (Nb), and tantalum (Ta), an n-type first SiC region, a p-type second SiC region provided between the conductive region and the n-type first SiC region, a gate electrode, and a gate insulating layer provided between the conductive region, the p-type second SiC region, the n-type first SiC region, and the gate electrode.
    Type: Grant
    Filed: August 31, 2016
    Date of Patent: May 15, 2018
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tatsuo Shimizu, Ryosuke Iijima
  • Patent number: 9972537
    Abstract: One illustrative method disclosed herein includes forming a gate structure above a portion of a fin and performing a first epitaxial growth process to form a silicon-carbide (SiC) semiconductor material above the fin in the source and drain regions of a FinFET device. In this example, the method also includes performing a heating process so as to form a source/drain graphene contact from the silicon-carbide (SiC) semiconductor material in both the source and drain regions of the FinFET device and forming first and second source/drain contact structures that are conductively coupled to the source/drain graphene contact in the source region and the drain region, respectively, of the FinFET device.
    Type: Grant
    Filed: February 24, 2016
    Date of Patent: May 15, 2018
    Assignee: GLOBALFOUNDRIES Inc.
    Inventor: Ajey Poovannummoottil Jacob
  • Patent number: 9966433
    Abstract: A method of forming NFET S/D structures with multiple layers, with consecutive epi-SiP layers being doped at increasing dosages of P and the resulting device are provided. Embodiments include forming multiple epi-Si layers in each S/D cavity of a NFET; and performing in-situ doping of P for each epi-Si layer, wherein consecutive epi-Si layers are doped at increasing dosages of P.
    Type: Grant
    Filed: August 3, 2016
    Date of Patent: May 8, 2018
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Zhiqing Li, Shesh Mani Pandey, Francis Benistant
  • Patent number: 9960228
    Abstract: A wide gap semiconductor device comprises a first conductive-type semiconductor layer (32); a second conductive-type region (41), (42) that is provided on the first conductive-type semiconductor layer (32); a first electrode (1), of which a part is disposed on the second conductive-type region (41), (42) and the other part is disposed on the first conductive-type semiconductor layer (32); an insulating layer (51), (52), (53) that is provided adjacent to the first electrode (10) on the first conductive-type semiconductor layer (32) and that extends to an end part of the wide gap semiconductor device; and a second electrode (20) that is provided between the first electrode (10) and the end part of the wide gap semiconductor device and that forms a schottky junction with the first conductive-type semiconductor layer (32).
    Type: Grant
    Filed: August 27, 2015
    Date of Patent: May 1, 2018
    Assignee: SHINDENGEN ELECTRIC MANUFACTURING CO., LTD.
    Inventors: Yusuke Maeyama, Shunichi Nakamura, Atsushi Ogasawara, Ryohei Osawa, Akihiko Shibukawa
  • Patent number: 9960235
    Abstract: A semiconductor device including a semiconductor substrate of a first conductivity type, a plurality of base regions of a second conductivity type formed on a first principal surface of the semiconductor substrate via a semiconductor layer of the first conductivity type, and a plurality of source regions of the first conductivity type formed in the base regions. Each base region, in a top-down view from an angle perpendicular to the first principle surface, is of a polygonal shape. Each adjacent two of the base regions in the top-down view have two sides, one from each of the two base regions, that face each other across a portion of the semiconductor layer, the source region being formed at only one of the two sides.
    Type: Grant
    Filed: September 29, 2016
    Date of Patent: May 1, 2018
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventors: Yasuyuki Hoshi, Yuichi Harada, Akimasa Kinoshita, Yasuhiko Oonishi
  • Patent number: 9960127
    Abstract: Package assemblies for improving heat dissipation of high-power components in microwave circuits are described. A laminate that includes microwave circuitry may have cut-outs that allow high-power components to be mounted directly on a heat slug below the laminate. Electrical connections to circuitry on the laminate may be made with wire bonds. The packaging allows more flexible design and tuning of packaged microwave circuitry.
    Type: Grant
    Filed: May 18, 2016
    Date of Patent: May 1, 2018
    Assignee: MACOM Technology Solutions Holdings, Inc.
    Inventor: Timothy Gittemeier
  • Patent number: 9960243
    Abstract: A semiconductor device includes a transistor cell with a stripe-shaped trench gate structure that extends from a first surface into a semiconductor body. A gate connector structure at a distance to the first surface is electrically connected to a gate electrode in the trench gate structure. A gate dielectric separates the gate electrode from the semiconductor body. First sections of the gate dielectric outside a vertical projection of the gate connector structure are thinner than second sections within the vertical projection of the gate connector structure.
    Type: Grant
    Filed: November 22, 2016
    Date of Patent: May 1, 2018
    Assignee: Infineon Technologies AG
    Inventors: Thomas Aichinger, Wolfgang Bergner
  • Patent number: 9954072
    Abstract: A silicon-carbide semiconductor device that relaxes field intensity in a gate insulating film, and that has a low ON-resistance. The silicon-carbide semiconductor device includes: an n-type silicon-carbide substrate; a drift layer formed on a topside of the n-type silicon-carbide substrate; a trench formed in the drift layer and that includes therein a gate insulating film and a gate electrode; a p-type high-concentration well region formed parallel to the trench with a spacing therefrom and that has a depth larger than that of the trench; and a p-type body region formed to have a depth that gradually increases when nearing from a position upward from the bottom end of the trench by approximately the thickness of the gate insulating film at the bottom of the trench toward the lower end of the p-type high-concentration well region.
    Type: Grant
    Filed: September 5, 2013
    Date of Patent: April 24, 2018
    Assignee: Mitsubishi Electric Corporation
    Inventors: Rina Tanaka, Yasuhiro Kagawa, Shiro Hino, Naruhisa Miura, Masayuki Imaizumi
  • Patent number: 9954110
    Abstract: Provided is an EL display device which is provided with a power supply line driver circuit including a transistor having capability in supplying a large amount of current over an insulating substrate where a pixel portion is formed. An active matrix EL display device includes a plurality of pixels, a plurality of signal lines, a plurality of scan lines, and a plurality of power supply lines over an insulating substrate; a transistor formed using an oxide semiconductor with a field-effect mobility of at least higher than or equal to 80 cm2/Vs, preferably higher than or equal to 120 cm2/Vs over the insulating substrate; and a power supply line driver circuit including the transistor as a component.
    Type: Grant
    Filed: May 8, 2012
    Date of Patent: April 24, 2018
    Assignee: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Jun Koyama
  • Patent number: 9954068
    Abstract: A method of forming a transistor having a gate electrode includes forming a sacrificial layer over a semiconductor substrate, forming a patterning layer over the sacrificial layer, patterning the patterning layer to form patterned structures, forming spacers adjacent to sidewalls of the patterned structures, removing the patterned structures, etching through the sacrificial layer using the spacers as an etching mask and etching into the semiconductor substrate, thereby forming trenches in the semiconductor substrate, and filling a conductive material in the trenches in the semiconductor substrate to form the gate electrode.
    Type: Grant
    Filed: September 25, 2015
    Date of Patent: April 24, 2018
    Assignee: Infineon Technologies AG
    Inventors: Philip Christoph Brandt, Francisco Javier Santos Rodriguez, Andre Rainer Stegner
  • Patent number: 9947782
    Abstract: A semiconductor device has a semiconductor layer and a substrate. The semiconductor layer constitutes at least a part of a current path, and is made of silicon carbide. The substrate has a first surface supporting the semiconductor layer, and a second surface opposite to the first surface. Further, the substrate is made of silicon carbide having a 4H type single-crystal structure. Further, the substrate has a physical property in which a ratio of a peak strength in a wavelength of around 500 nm to a peak strength in a wavelength of around 390 nm is 0.1 or smaller in photoluminescence measurement. In this way, the semiconductor device is obtained to have a low on-resistance.
    Type: Grant
    Filed: December 20, 2010
    Date of Patent: April 17, 2018
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventors: Shin Harada, Makoto Sasaki, Taro Nishiguchi, Kyoko Okita, Keiji Wada, Tomihito Miyazaki
  • Patent number: 9941273
    Abstract: A semiconductor device includes: a semiconductor substrate including a trench provided in a surface of the semiconductor substrate; a trench electrode provided in the trench; an interlayer insulating film covering a surface of the trench electrode and protruding from the surface of the semiconductor substrate; a Schottky electrode provided on the surface of the semiconductor substrate, provided in a position separated from the interlayer insulating film, and being in Schottky contact with the semiconductor substrate; an embedded electrode provided in a concave portion between the interlayer insulating film and the Schottky electrode and made of a metal different from a metal of the Schottky electrode; and a surface electrode covering the interlayer insulating film, the embedded electrode, and the Schottky electrode.
    Type: Grant
    Filed: June 23, 2015
    Date of Patent: April 10, 2018
    Assignee: TOYOTA JIDOSHA KABUSHIKI KAISHA
    Inventor: Akitaka Soeno
  • Patent number: 9941439
    Abstract: A thyristor includes a first conductivity type semiconductor layer, a first conductivity type carrier injection layer on the semiconductor layer, a second conductivity type drift layer on the carrier injection layer, a first conductivity type base layer on the drift layer, and a second conductivity type anode region on the base layer. The thickness and doping concentration of the carrier injection layer are selected to reduce minority carrier injection by the carrier injection layer in response to an increase in operating temperature of the thyristor. A cross-over current density at which the thyristor shifts from a negative temperature coefficient of forward voltage to a positive temperature coefficient of forward voltage is thereby reduced.
    Type: Grant
    Filed: October 26, 2015
    Date of Patent: April 10, 2018
    Assignee: Cree, Inc.
    Inventor: Qingchun Zhang
  • Patent number: 9935170
    Abstract: A silicon carbide semiconductor device can switch between an on-state and an off-state by controlling a channel region with an application of a gate voltage. The silicon carbide semiconductor device includes a silicon carbide layer, a gate insulating film, and a gate electrode. The silicon carbide layer includes a channel region. The gate insulating film covers the channel region. The gate electrode faces the channel region with the gate insulating film therebetween. The resistance of the channel region in the on-state takes a minimum value at a temperature of not less than 100° C. and not more than 150° C.
    Type: Grant
    Filed: November 6, 2014
    Date of Patent: April 3, 2018
    Assignee: Mitsubishi Electric Corporation
    Inventors: Toshikazu Tanioka, Yoichiro Tarui, Masayuki Furuhashi
  • Patent number: 9929055
    Abstract: Implementations of the present disclosure generally relate to methods for epitaxial growth of a silicon material on an epitaxial film. In one implementation, the method includes forming an epitaxial film over a semiconductor fin, wherein the epitaxial film includes a top surface having a first facet and a second facet, and forming an epitaxial layer on at least the top surface of the epitaxial film by alternatingly exposing the top surface to a first precursor gas comprising one or more silanes and a second precursor gas comprising one or more chlorinated silanes at a temperature of about 375° C. to about 450° C. and a chamber pressure of about 5 Torr to about 20 Torr.
    Type: Grant
    Filed: December 27, 2016
    Date of Patent: March 27, 2018
    Assignee: APPLIED MATERIALS, INC.
    Inventors: Abhishek Dube, Hua Chung, Jenn-Yue Wang, Xuebin Li, Yi-Chiau Huang, Schubert S. Chu
  • Patent number: 9929284
    Abstract: A Schottky diode includes a drift region doped with dopants having a first conductivity type, first and second blocking junctions that are doped with dopants having a second conductivity type in an upper portion of the drift region, first and second local current spreading layers doped with dopants having the first conductivity type underneath the respective first and second blocking junctions, and first and second contacts on respective lower and upper portions of the drift region. A channel is provided in the upper portion of the drift region between the first and second blocking junctions, the channel doped with dopants having the first conductivity type and a concentration of dopants in at least a first portion of the channel being lower than the concentration of dopants in the first and second local current spreading layers.
    Type: Grant
    Filed: November 11, 2016
    Date of Patent: March 27, 2018
    Assignee: Cree, Inc.
    Inventors: Qingchun Zhang, Alexander Suvorov
  • Patent number: 9923049
    Abstract: A compound semiconductor device includes: a substrate; a first barrier layer of a nitride semiconductor formed over the substrate; a well layer of a nitride semiconductor formed over the first barrier layer; and a second barrier layer of a nitride semiconductor formed over the well layer, wherein the first barrier layer, the well layer, and the second barrier layer each include a first region having, as an upper surface, a (0001) plane in terms of crystal orientation and a second region having, as an upper surface, a (000-1) plane in terms of crystal orientation, the first region of the first barrier layer, the first region of the well layer, and the first region of the second barrier layer are stacked, the second region of the first barrier layer, the second region of the well layer, and the second region of the second barrier layer are stacked.
    Type: Grant
    Filed: January 6, 2016
    Date of Patent: March 20, 2018
    Assignee: FUJITSU LIMITED
    Inventor: Naoya Okamoto
  • Patent number: 9922829
    Abstract: In a silicon carbide semiconductor device having a trench type MOS gate structure, the present invention makes it possible to inhibit the operating characteristic from varying. A p-type channel layer having an impurity concentration distribution homogeneous in the depth direction at the sidewall part of a trench is formed by applying angled ion implantation of p-type impurities to a p?type body layer formed by implanting ions having implantation energies different from each other two or more times after the trench is formed. Further, although the p-type impurities are introduced also into an n?-type drift layer at the bottom part of the trench when the p-type channel layer is formed by the angled ion implantation, a channel length is stipulated by forming an n-type layer having an impurity concentration higher than those of the p-type channel layer, the p?-type body layer, and the n?-type drift layer between the p?-type body layer and the n?-type drift layer.
    Type: Grant
    Filed: July 8, 2016
    Date of Patent: March 20, 2018
    Assignee: RENESAS ELECTRONICS CORPORATION
    Inventors: Koichi Arai, Kenichi Hisada
  • Patent number: 9923090
    Abstract: In the silicon carbide semiconductor element, a second silicon carbide semiconductor layer that is in contact with the surface of a first silicon carbide semiconductor layer has at least an upper layer including a dopant of a first conductivity type at a high concentration. Above a junction field effect transistor (JFET) region interposed between body regions that are disposed in the first silicon carbide semiconductor layer so as to be spaced from each other, the silicon carbide semiconductor element has a channel removed region, which is a cutout formed by removing a high concentration layer from the front surface side of the second silicon carbide semiconductor layer, the high concentration layer having a higher dopant concentration than at least the dopant concentration of the JFET region. The width of the channel removed region is smaller than that of the JFET region.
    Type: Grant
    Filed: January 11, 2017
    Date of Patent: March 20, 2018
    Assignee: PANASONIC INTELLECTUAL PROPERTY MANAGEMENT CO., LTD.
    Inventors: Atsushi Ohoka, Masao Uchida, Nobuyuki Horikawa, Osamu Kusumoto
  • Patent number: 9923073
    Abstract: A semiconductor device of the present invention includes a semiconductor layer of a first conductivity type having a cell portion and an outer peripheral portion disposed around the cell portion, and a surface insulating film disposed in a manner extending across the cell portion and the outer peripheral portion, and in the cell portion, formed to be thinner than a part in the outer peripheral portion.
    Type: Grant
    Filed: February 2, 2017
    Date of Patent: March 20, 2018
    Assignee: ROHM CO., LTD.
    Inventors: Yuki Nakano, Ryota Nakamura
  • Patent number: 9923064
    Abstract: A vertical semiconductor device includes a semiconductor body having a front side, a backside arranged opposite to the front side and a lateral edge delimiting the semiconductor body in a horizontal direction perpendicular to the front side, a gate metallization arranged on the front side and extending at least close to the lateral edge; a contact metallization arranged on the front side and between the lateral edge and the gate metallization, and a backside metallization arranged on the backside and in electric contact with the contact metallization. The gate metallization is arranged around at least two sides of the contact metallization when viewed from above.
    Type: Grant
    Filed: November 6, 2015
    Date of Patent: March 20, 2018
    Assignee: Infineon Technologies Austria AG
    Inventor: Rudolf Rothmaler