Preparation Of Substrate Or Foundation Plate For Se Or Te Semiconductor (epo) Patents (Class 257/E21.069)
  • Patent number: 10163970
    Abstract: PbO-based photoconductive X-ray imaging devices are disclosed in which the PbO photoconductive layer exhibits an amorphous crystal structure. According to selected embodiments, the amorphous PbO photoconductive layer may be formed by providing a substrate inside an evacuated evaporation chamber and evaporating lead oxide to deposit a photoconductive lead oxide layer onto the substrate, while subjecting the photoconductive layer to ion bombardment with oxygen ions having an ion energy between 25 and 100 eV. X-ray direct detection imaging devices formed from such amorphous PbO photoconductive layers are shown to exhibit image lag that is suitable for fluoroscopic imaging.
    Type: Grant
    Filed: February 8, 2017
    Date of Patent: December 25, 2018
    Assignee: THUNDER BAY REGIONAL HEALTH RESEARCH INSTITUTE
    Inventors: Oleksii Semeniuk, Alla Reznik, Vlad Sukhovatkin
  • Patent number: 8916459
    Abstract: A compound semiconductor device having mesa-shaped element region, and excellent characteristics are provided. The compound semiconductor device has: an InP substrate; an epitaxial lamination mesa formed above the InP substrate and including a channel layer, a carrier supply layer above the channel layer and a contact cap layer above the carrier supply layer; ohmic source electrode and drain electrode formed on the cap layer; a recess formed by removing the cap layer between the source and drain electrodes, and exposing the carrier supply layer; an insulating film formed on the cap layer and retracted from an edge of the cap layer away from the recess; a gate electrode extending from the carrier supply layer in the recess to outside of the mesa; and air gap formed by removing side portion of the channel layer facing the gate electrode outside the mesa.
    Type: Grant
    Filed: October 30, 2013
    Date of Patent: December 23, 2014
    Assignee: Fujitsu Limited
    Inventors: Tsuyoshi Takahashi, Kozo Makiyama
  • Patent number: 8531019
    Abstract: A semiconductor device with efficient heat dissipating structures is disclosed. The semiconductor device includes a first semiconductor chip that is flip-chip mounted on a first substrate, a heat absorption portion that is formed between the first semiconductor chip and the first substrate, an outer connection portion that connects the first semiconductor chip to an external device and a heat conduction portion formed between the heat absorption portion and the outer connection portion to dissipate heat generated by the first semiconductor chip.
    Type: Grant
    Filed: December 20, 2007
    Date of Patent: September 10, 2013
    Assignee: Spansion LLC
    Inventor: Masanori Onodera
  • Patent number: 8361880
    Abstract: One embodiment of the present invention provides a semiconductor light-emitting device which includes a multi-layer structure. The multilayer structure comprises a first doped layer, an active layer, and a second doped layer. The semiconductor light-emitting device further includes a first Ohmic-contact layer configured to form a conductive path to the first doped layer, a second Ohmic-contact layer configured to form a conductive path to the second doped layer, and a support substrate comprising not less than 15% chromium (Cr) measured in weight percentage.
    Type: Grant
    Filed: October 26, 2006
    Date of Patent: January 29, 2013
    Assignee: Lattice Power (JIANGXI) Corporation
    Inventors: Fengyi Jiang, Chuanbing Xiong, Wenqing Fang, Li Wang
  • Patent number: 8259464
    Abstract: WLP semiconductor devices include bump assemblies that have a barrier layer for inhibiting electromigration within the bump assemblies. In an implementation, the bump assemblies include copper posts formed on the integrated circuit chips of the WLP devices. Barrier layers formed of a metal such as nickel (Ni) are provided on the outer surface of the copper posts to inhibit electromigration in the bump assembly. Oxidation prevention caps formed of a metal such as tin (Sn) are provided over the barrier layer. Solder bumps are formed over the oxidation prevention caps. The oxidation prevention caps inhibit oxidation of the barrier layer during fabrication of the bump assemblies.
    Type: Grant
    Filed: June 24, 2010
    Date of Patent: September 4, 2012
    Assignee: Maxim Integrated Products, Inc.
    Inventors: Tiao Zhou, Arkadii V. Samoilov
  • Patent number: 7906417
    Abstract: A method for manufacturing a compound semiconductor device forms an EB resist layer on first SiN film, performs EB exposure at high dose for recess forming opening and at low dose for eaves removing opening, develops the high dose EB resist pattern to etch the first SiN film, selectively etches the cap layer to form a recess wider than the opening of the first SiN film leaving eaves of SiN, develops the low dose EB resist pattern to form the eaves removing opening, etches the first SiN film to extinguish the eaves, forms second SiN film on the exposed surface, forms a resist pattern having a gate electrode opening on the second SiN film to etch the second SiN film, forms a metal layer to form a gate electrode by lift-off. The SiN film in eaves shape will not be left.
    Type: Grant
    Filed: August 12, 2008
    Date of Patent: March 15, 2011
    Assignee: Fujitsu Limited
    Inventors: Kozo Makiyama, Tsuyoshi Takahashi
  • Patent number: 7901980
    Abstract: A memory cell and a method of making the same, that includes insulating material deposited on a substrate, a bottom electrode formed within the insulating material, a plurality of insulating layers deposited above the bottom electrode and at least one of which acts as an intermediate insulating layer. Then defining a via in the insulating layers above the intermediate insulating layer, creating a channel for etch with a step spacer, defining a pore in the intermediate insulating layer, removing all insulating layers above the intermediate insulating layer, filling the entirety of the pore with phase change material, and forming an upper electrode above the phase change material. Additionally, the formation of bit line connections with the upper electrode.
    Type: Grant
    Filed: August 7, 2009
    Date of Patent: March 8, 2011
    Assignee: International Business Machines Corporation
    Inventors: Roger W. Cheek, Chung H. Lam, Stephen M. Rossnagel, Alejandro G. Schrott
  • Patent number: 7674672
    Abstract: A fabricating process for a substrate with an embedded passive component is provided. The fabricating process includes the following steps. First, a substrate including a top conductive layer, a bottom conductive layer, and at least a dielectric layer is provided. The top conductive layer and the bottom conductive layer are separately disposed on a top surface and a bottom surface of the dielectric layer. Next, a plurality of plating through holes is formed in the substrate. Then, the top and the bottom conductive layers are patterned to form a patterned top conductive layer and a patterned bottom conductive layer separately, and the dielectric layer is exposed in part. The patterned top conductive layer and the patterned bottom conductive layer have many traces and many trenches formed by the traces. Thereafter, the trenches are filled with a material, wherein the traces and the material are adapted for forming the passive component.
    Type: Grant
    Filed: January 23, 2009
    Date of Patent: March 9, 2010
    Assignee: Sabtron Technology Co., Ltd.
    Inventor: Shih-Lian Cheng
  • Publication number: 20090305459
    Abstract: Methods of producing CdZnTe (CZT) layers for the epitaxial growth of HgCdTe thereon include implanting ions into a CZT substrate at a low temperature to form a damaged layer underneath a CZT surface layer, bonding a wafer to the CZT substrate about the CZT surface layer using a bonding material, and, annealing the CZT substrate for a time sufficient to facilitate the splitting of the CZT substrate at the damaged layer from the CZT surface layer.
    Type: Application
    Filed: June 5, 2009
    Publication date: December 10, 2009
    Applicant: UES, INC.
    Inventors: Rabi S. Bhattacharya, Yongli Xu
  • Patent number: 7525159
    Abstract: A semiconductor device suitable for applications in an electrostatic discharge (ESD) protection circuit, including a semiconductor substrate, a first well formed in the substrate, a second well formed in the substrate, and a first doped region formed in the second well, wherein the first well, the second well, and the first doped region collectively form a parasitic bipolar junction transistor (BJT), and wherein the first well is the collector of the BJT, the second well is the base of the BJT, and the first doped region is the emitter of the BJT.
    Type: Grant
    Filed: June 26, 2007
    Date of Patent: April 28, 2009
    Inventors: Ming-Dou Ker, Che-Hao Chuang
  • Patent number: 7498630
    Abstract: A nonvolatile semiconductor memory which is configured to include a plurality of word lines disposed in a row direction; a plurality of bit lines disposed in a column direction perpendicular to the word lines; memory cell transistors having a charge storage layer, provided in the column direction and an electronic storage condition of the memory cell transistor configured to be controlled by one of the plurality of the word lines connected to the memory cell; a plurality of first select transistors, each including a gate electrode, selecting the memory cell transistors provided in the column direction, arranged in the column direction and adjacent to the memory cell transistors at a first end of the memory cell transistors; and a first select gate line connected to each of the gate electrodes of the first select transistors.
    Type: Grant
    Filed: November 14, 2006
    Date of Patent: March 3, 2009
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Masayuki Ichige, Koji Hashimoto, Tatsuaki Kuji, Seiichi Mori, Riichiro Shirota, Yuji Takeuchi, Koji Sakui
  • Patent number: 7364937
    Abstract: A vertical elevated pore structure for a phase change memory may include a pore with a lower electrode beneath the pore contacting the phase change material in the pore. The lower electrode may be made up of a higher resistivity lower electrode and a lower resistivity lower electrode underneath the higher resistivity lower electrode. As a result, more uniform heating of the phase change material may be achieved in some embodiments and better contact may be made in some cases.
    Type: Grant
    Filed: November 10, 2005
    Date of Patent: April 29, 2008
    Assignee: Ovonyx, Inc.
    Inventor: Tyler Lowrey
  • Patent number: 7312529
    Abstract: An electrical structure and method comprising a first substrate electrically and mechanically connected to a second substrate. The first substrate comprises a first electrically conductive pad and a second electrically conductive pad. The second substrate comprises a third electrically conductive pad, a fourth electrically conductive pad, and a first electrically conductive member. The fourth electrically conductive pad comprises a height that is different than a height of the first electrically conductive member. The electrically conductive member is electrically and mechanically connected to the fourth electrically conductive pad. A first solder ball connects the first electrically conductive pad to the third electrically conductive pad. The first solder ball comprises a first diameter. A second solder ball connects the second electrically conductive pad to the first electrically conductive member. The second solder ball comprises a second diameter. The first diameter is greater than said second diameter.
    Type: Grant
    Filed: July 5, 2005
    Date of Patent: December 25, 2007
    Assignee: International Business Machines Corporation
    Inventors: Lawrence Clevenger, Mukta G. Farooq, Louis L. Hsu, William F. Landers, Donna S. Zupanski-Nielsen, Carl J. Radens, Chih-Chao Yang