Ohmic Electrodes (epo) Patents (Class 257/E29.143)
-
Patent number: 9041122Abstract: Provided are a semiconductor device and a method of manufacturing the semiconductor device. In order to improve reliability by solving a problem of conductivity that may occur when an air spacer structure that may reduce a capacitor coupling phenomenon between a plurality of conductive lines is formed, there are provided a semiconductor device including: a substrate having an active region; a contact plug connected to the active region; a landing pad spacer formed to contact a top surface of the contact plug; a contact conductive layer formed to contact the top surface of the contact plug and formed in a space defined by the landing pad spacer; a metal silicide layer formed on the contact conductive layer; and a landing pad connected to the contact conductive layer in a state in which the metal silicide layer is disposed between the landing pad and the contact conductive layer, and a method of manufacturing the semiconductor device.Type: GrantFiled: May 1, 2014Date of Patent: May 26, 2015Assignee: Samsung Electronics Co., Ltd.Inventors: Won-seok Yoo, Young-seok Kim, Han-jin Lim, Jeon-Il Lee
-
Patent number: 9006702Abstract: Semiconductor structures including a zirconium oxide material and methods of forming the same are described herein. As an example, a semiconductor structure can include a zirconium oxide material, a perovskite structure material, and a noble metal material formed between the zirconium oxide material and the perovskite structure material.Type: GrantFiled: January 20, 2014Date of Patent: April 14, 2015Assignee: Micron Technology, Inc.Inventors: Dale W. Collins, D. V. Nirmal Ramaswamy, Matthew N. Rocklein, Swapnil A. Lengade
-
Patent number: 8922025Abstract: There is provided a semiconductor device which includes a plurality of first through-substrate vias that are used to supply power from a first power supply and that penetrate through a substrate structure, and a plurality of second through-substrate vias that are used to supply power from a second power supply different from the first power supply and that penetrate through a substrate structure. The semiconductor device also includes a through-substrate via string composed by the first and second through-substrate vias, in which the first through-substrate vias are located adjacent to one another and the second through-substrate vias are also located adjacent to one another. The through-substrate via string is disposed in the substrate structure for extending in a first direction.Type: GrantFiled: June 10, 2013Date of Patent: December 30, 2014Assignee: PS4 Luxco S.a.r.l.Inventors: Kazuo Ono, Riichiro Takemura, Takamasa Suzuki, Kazuhiko Kajigaya, Akira Kotabe, Yoshimitsu Yanagawa
-
Patent number: 8742467Abstract: A bidirectional switching device includes a semiconductor multilayer structure made of a nitride semiconductor, a first ohmic electrode and a second ohmic electrode which are formed on the semiconductor multilayer structure, and a first gate electrode and a second gate electrode. The first gate electrode is covered with a first shield electrode having a potential substantially equal to that of the first ohmic electrode. The second gate electrode is covered with the second shield electrode having a potential substantially equal to that of the second ohmic electrode. An end of the first shield electrode is positioned between the first gate electrode and the second gate electrode, and an end of the second shield electrode is positioned between the second gate electrode and the first gate electrode.Type: GrantFiled: September 13, 2012Date of Patent: June 3, 2014Assignee: Panasonic CorporationInventors: Tatsuo Morita, Daisuke Ueda, Yasuhiro Uemoto, Tetsuzo Ueda
-
Patent number: 8728923Abstract: A manufacturing method of a semiconductor device having an ohmic electrode is disclosed. The manufacturing method includes: forming a metal thin film on a rear surface of a semiconductor substrate; forming an ohmic electrode by laser annealing by irradiating the metal thin film with laser beam; and dicing the semiconductor substrate into chips by cutting at a dicing region of the semiconductor substrate. In forming the ohmic electrode, laser irradiation of the metal thin film is performed on a chip-by-chip basis while the dicing region is not being irradiated with the laser beam.Type: GrantFiled: September 25, 2012Date of Patent: May 20, 2014Assignee: DENSO CORPORATIONInventors: Jun Kawai, Tetsuji Kondou, Kazuhiko Sugiura, Nobuyuki Kato
-
Patent number: 8629487Abstract: A semiconductor device includes a substrate and a ferroelectric capacitor including a lower electrode, a ferroelectric film, and an upper electrode. The upper electrode includes a first layer formed of an oxide whose stoichiometric composition is expressed as AOx1 and whose actual composition is expressed as AOx2; a second layer formed on the first layer and formed of an oxide whose stoichiometric composition is expressed as BOy1 and whose actual composition is expressed as BOy2; and a metal layer formed on the second layer. The second layer is higher in ratio of oxidation than the first layer. The composition parameters x1, x2, y1, and y2 satisfy y2/y1>x2/x1, and the second layer includes an interface layer of the stoichiometric composition formed at an interface with the metal layer. The interface layer is higher in ratio of oxidation than the rest of the second layer.Type: GrantFiled: February 1, 2013Date of Patent: January 14, 2014Assignee: Fujitsu Semiconductor LimitedInventor: Wensheng Wang
-
Patent number: 8623752Abstract: An ohmic electrode for SiC semiconductor that contains Si and Ni or an ohmic electrode for SiC semiconductor that further contains Au or Pt in addition to Si and Ni is provided. In addition, a method of manufacturing the ohmic electrode for SiC semiconductor, a semiconductor device including the ohmic electrode for SiC semiconductor, and a method of manufacturing the semiconductor device are provided.Type: GrantFiled: August 13, 2007Date of Patent: January 7, 2014Assignee: Sumitomo Electric Industries, Ltd.Inventors: Kazuhiro Fujikawa, Hideto Tamaso
-
Patent number: 8618538Abstract: A thin film transistor array panel is provided that includes: a gate electrode that is disposed on an insulating substrate; a gate insulating layer that is disposed on the gate electrode; an oxide semiconductor that is disposed on the gate insulating layer; a blocking layer that is disposed on the oxide semiconductor; a source electrode and a drain electrode that are disposed on the blocking layer; a passivation layer that is disposed on the source electrode and drain electrode; and a pixel electrode that is disposed on the passivation layer. The blocking layer includes a first portion that is covered by the source electrode and drain electrode and a second portion that is not covered by the source electrode and drain electrode, and the first portion and the second portion include different materials.Type: GrantFiled: May 2, 2011Date of Patent: December 31, 2013Assignee: Samsung Display Co., Ltd.Inventors: Yoon Ho Khang, Se Hwan Yu, Chong Sup Chang, Sang Ho Park, Su-Hyoung Kang
-
Publication number: 20130207204Abstract: A method of forming a biosensor chip enables a bond pad and detector electrode to be formed of different materials (one is formed of a connection layer such as copper and the other is formed of a diffusion barrier layer such as tantalum or tantalum nitride). A single planarizing operation is used for both the bond pad and the detector electrode. By using the same processing, resist patterning on an already-planarized surface is avoided, and the cleanliness of both the bond pad and detector electrode is ensured. Self-aligned nanoelectrodes and bond pads are obtained.Type: ApplicationFiled: February 13, 2012Publication date: August 15, 2013Applicant: NXP B.V.Inventor: Frans Widdershoven
-
Publication number: 20130161573Abstract: A lead-free conductive paste composition contains a source of an electrically conductive metal, a fusible material, an optional additive, and an organic vehicle. An article such as a high-efficiency photovoltaic cell is formed by a process of deposition of the lead-free paste composition on a semiconductor substrate (e.g., by screen printing) and firing the paste to remove the organic vehicle and sinter the metal and fusible material.Type: ApplicationFiled: December 21, 2011Publication date: June 27, 2013Applicant: E. I. DU PONT DE NEMOURS AND COMPANYInventors: Carmine Torardi, Paul Douglas Vernooy
-
Publication number: 20130161572Abstract: A conductive paste composition contains a source of an electrically conductive metal, a fusible material, a synthetic clay additive, and an optional etchant additive, dispersed in an organic medium. An article such as a photovoltaic cell is formed by a process having the steps of deposition of the paste composition on a semiconductor substrate by a process such as screen printing and firing the paste to remove the organic medium and sinter the metal and fusible material. The synthetic clay additive aids in establishing a low resistance electrical contact between the front side metallization and underlying semiconductor substrate during firing.Type: ApplicationFiled: December 21, 2011Publication date: June 27, 2013Applicant: E. I. DU PONT DE NEMOURS AND COMPANYInventors: Steven Dale Ittel, John Graeme Pepin
-
Publication number: 20130062736Abstract: A method of forming semiconductor die includes forming a layer of polymer or a precursor of the polymer on a bottomside of a substrate having a topside including active circuitry and a bottomside, and a plurality of through-substrate-vias (TSVs). The TSVs have a liner including at least a dielectric liner and an inner metal core that extends to TSV tips that protrude from the bottomside. The layer of polymer or precursor and liner cover the plurality of TSV tips, and the layer of polymer or precursor is between the TSV tips on the bottomside. The polymer or precursor and the liner are removed from over a top of the TSV tips to reveal the inner metal core.Type: ApplicationFiled: September 9, 2011Publication date: March 14, 2013Applicant: TEXAS INSTRUMENTS INCORPORATEDInventors: JEFFREY E. BRIGHTON, JEFFREY A. WEST, RAJESH TIWARI
-
Patent number: 8390045Abstract: A semiconductor device includes a substrate and a ferroelectric capacitor including a lower electrode, a ferroelectric film, and an upper electrode. The upper electrode includes a first layer formed of an oxide whose stoichiometric composition is expressed as AOx1 and whose actual composition is expressed as AOx2; a second layer formed on the first layer and formed of an oxide whose stoichiometric composition is expressed as BOy1 and whose actual composition is expressed as BOy2; and a metal layer formed on the second layer. The second layer is higher in ratio of oxidation than the first layer. The composition parameters x1, x2, y1, and y2 satisfy y2/y1>x2/x1, and the second layer includes an interface layer of the stoichiometric composition formed at an interface with the metal layer. The interface layer is higher in ratio of oxidation than the rest of the second layer.Type: GrantFiled: August 25, 2009Date of Patent: March 5, 2013Assignee: Fujitsu Semiconductor LimitedInventor: Wensheng Wang
-
Patent number: 8278721Abstract: The invention provides a method for forming a contact plug, comprising: forming a gate, a sidewall spacer, a sacrificial sidewall spacer, a source region and a drain region on a substrate, wherein the sidewall spacer is formed around the gate, the sacrificial sidewall spacer is formed over the sidewall spacer, and the source region and the drain region are formed within the substrate and on respective sides of the gate; forming an interlayer dielectric layer, with the gate, the sidewall spacer and the sacrificial sidewall spacer being exposed; removing the sacrificial sidewall spacer to form a contact space, the sacrificial sidewall spacer material being different from that of the gate, the sidewall spacer and the interlayer dielectric layer; forming a conducting layer to fill the contact space; and cutting off the conducting layer, to form at least two conductors connected to the source region and the drain region respectively.Type: GrantFiled: February 24, 2011Date of Patent: October 2, 2012Assignee: Institute of Microelectronics, Chinese Academy of SciencesInventors: Huicai Zhong, Qingqing Liang
-
Publication number: 20120161322Abstract: The present invention provides an electronic component manufacturing method including a step of embedding a metal film. An embodiment of the present invention includes a first step of depositing a barrier layer containing titanium nitride on an object to be processed on which a concave part is formed and a second step of filling a low-melting-point metal directly on the barrier layer under a temperature condition allowing the low-melting-point metal to flow, by a PCM sputtering method while forming a magnetic field by a magnet unit including plural magnets which are arranged at grid points of a polygonal grid so as to have different polarities between the neighboring magnets.Type: ApplicationFiled: June 20, 2011Publication date: June 28, 2012Applicant: CANON ANELVA CORPORATIONInventors: Shunichi Wakayanagi, Takayuki Saito, Takuya Seino, Akira Matsuo, Koji Yamazaki, Eitaro Morimoto, Yohsuke Shibuya, Yu Sato, Naomu Kitano
-
Publication number: 20120139119Abstract: A method of fabricating a lower bottom electrode for a memory element and a semiconductor structure having the same includes forming a dielectric layer over a semiconductor substrate having a plurality of conductive contacts formed therein to be connected to access circuitry, forming a dielectric cap layer over exposed portions of the dielectric layer and the conductive contacts, depositing a planarizing material over the dielectric cap layer, etching a via to an upper surface of each conductive contact, removing the planarizing material, depositing electrode material over the dielectric cap layer and within the vias, the electrode material contacting an upper surface of each conductive contact, and planarizing the electrode material to form a lower bottom electrode over each conductive contact.Type: ApplicationFiled: February 9, 2012Publication date: June 7, 2012Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventor: Matthew J. Breitwisch
-
Publication number: 20120126343Abstract: Structures and methods of forming self aligned silicided contacts are disclosed. The structure includes a gate electrode disposed over an active area, a liner disposed over the gate electrode and at least a portion of the active area, an insulating layer disposed over the liner. A first contact plug is disposed in the insulating layer and the liner, the first contact plug disposed above and in contact with a portion of the active area, the first contact plug including a first conductive material. A second contact plug is disposed in the insulating layer and the liner, the second contact plug disposed above and in contact with a portion of the gate electrode, the second contact plug includes the first conductive material. A contact material layer is disposed in the active region, the contact material layer disposed under the first contact plug and includes the first conductive material.Type: ApplicationFiled: February 3, 2012Publication date: May 24, 2012Applicant: Infineon Technologies AGInventor: Roland Hampp
-
Publication number: 20120118375Abstract: Disclosed is a semiconductor electrode which comprises a transparent electrode that is arranged on the surface of a light-transmitting substrate. The transparent electrode is provided with a metal oxide layer on a surface that is on the reverse side of a surface that is in contact with the substrate. The metal oxide layer contains fine silicon particles, which absorb a specific wavelength (11), and fine metal oxide particles. The fine silicon particles are arranged between the fine metal oxide particles.Type: ApplicationFiled: April 23, 2010Publication date: May 17, 2012Applicant: BRIDGESTONE CORPORATIONInventors: Masato Yoshikawa, Mari Miyano, Shingo Ohno, Mitsuhiro Nishida, Osamu Shino
-
Publication number: 20120119303Abstract: An integrated circuit structure and a method of forming the same are provided. The method includes providing a surface; performing an ionized oxygen treatment to the surface; forming an initial layer comprising silicon oxide using first process gases comprising a first oxygen-containing gas and tetraethoxysilane (TEOS); and forming a silicate glass over the initial layer. The method may further include forming a buffer layer using second process gases comprising a second oxygen-containing gas and TEOS, wherein the first and the second process gases have different oxygen-to-TEOS ratio.Type: ApplicationFiled: January 25, 2012Publication date: May 17, 2012Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Shiu-Ko JangJian, Wan-Ting Huang, Yu-Jen Chien, Phil Sun
-
Publication number: 20120112279Abstract: A method for contacting an FET device is disclosed. The method includes vertically recessing the device isolation, which exposes a sidewall surface on both the source and the drain. Next, silicidation is performed, resulting in a silicide layer covering both the top surface and the sidewall surface of the source and the drain. Next, metallic contacts are applied in such manner that they engage the silicide layer on both its top and on its sidewall surface. A device characterized as being an FET device structure with enlarged contact areas is also disclosed. The device has a vertically recessed isolation, thereby having an exposed sidewall surface on both the source and the drain. A silicide layer is covering both the top surface and the sidewall surface of both the source and the drain. Metallic contacts to the device engage the silicide on its top surface and on its sidewall surface.Type: ApplicationFiled: November 6, 2010Publication date: May 10, 2012Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Kangguo Cheng, Bruce B. Doris, Keith Kwong Hon Wong, Ying Zhang
-
Patent number: 8093618Abstract: There are provided an ohmic electrode, which includes a contact layer made of an Al alloy and formed on a nitride-based semiconductor layer functioning as a light emitting layer, a reflective layer made of Ag metal, formed on the contact layer and having some particles in-diffused to the semiconductor layer, and a protective layer formed on the reflective layer to restrain out-diffusion of the reflective layer; a method of forming the ohmic electrode; and a semiconductor light emitting element having the ohmic electrode. The present invention has strong adhesive strength and low contact resistance since the reflective layer and the light emitting layer directly form an ohmic contact due to the interface reaction during heat treatment, and the present invention has high light reflectance and excellent thermal stability since the contact layer and the protective layer restrain out-diffusion of the reflective layer during heat treatment.Type: GrantFiled: October 11, 2007Date of Patent: January 10, 2012Assignees: Seoul Opto Device Co., Ltd., Postech Academy-Industry FoundationInventors: Jong Lam Lee, Sang Han Lee
-
Patent number: 8076777Abstract: The invention relates to glass compositions useful in conductive pastes for silicon semiconductor devices and photovoltaic cells. The thick film conductor compositions include one or more electrically functional powders and one or more glass frits dispersed in an organic medium. The thick film compositions may also include one or more additive(s). Exemplary additives may include metals, metal oxides or any compounds that can generate these metal oxides during firing.Type: GrantFiled: June 8, 2009Date of Patent: December 13, 2011Assignee: E. I. du Pont de Nemours and CompanyInventors: Takuya Konno, Brian J. Laughlin, Hisashi Matsuno
-
Patent number: 8026542Abstract: Methods for forming memory devices and integrated circuitry, for example, DRAM circuitry, structures and devices resulting from such methods, and systems that incorporate the devices are provided.Type: GrantFiled: August 29, 2006Date of Patent: September 27, 2011Assignee: Micron Technology, Inc.Inventors: Terrence McDaniel, Sandra Tagg, Fred Fishburn
-
Publication number: 20110203659Abstract: The present invention is directed to a thick film conductive composition comprising: (a) electrically conductive silver powder; (b) zinc-containing additive; (c) glass frit wherein said glass frit is lead-free; dispersed in (d) organic medium. The present invention is further directed to an electrode formed from the composition above wherein said composition has been fired to remove the organic vehicle and sinter said glass particles. Still further, the invention is directed to a method of manufacturing a semiconductor device from a structural element composed of a semiconductor having a p-n junction and an insulating film formed on a main surface of the semiconductor comprising the steps of (a) applying onto said insulating film the thick film composition detailed above; and (b) firing said semiconductor, insulating film and thick film composition to form an electrode.Type: ApplicationFiled: May 2, 2011Publication date: August 25, 2011Applicant: E. I. DU PONT DE NEMOURS AND COMPANYInventors: Alan Frederick Carroll, Kenneth Warren Hang
-
Patent number: 7993948Abstract: A method for fabricating an electrode by (i) depositing a palladium film on a p-type semiconductor layer; (ii) introducing an oxygen gas onto the palladium film to provide an oxygen ambient; (iii) oxidizing the palladium film adjacent to the semiconductor layer by annealing the palladium film in the oxygen ambient; and (iv) forming a palladium oxide film directly in contact with the semiconductor layer.Type: GrantFiled: August 11, 2009Date of Patent: August 9, 2011Assignee: Kabushiki Kaisha ToshibaInventors: Shinji Saito, Shinya Nunoue, Toshiyuki Oka
-
Publication number: 20110175220Abstract: A semiconductor device includes at least two conductive pads, one of the conductive pads being formed above another of the at least two conductive pads, and a redistribution layer extending from at least one of the conductive pads. The semiconductor device also includes a bump structure formed over the conductive pads and electrically coupled to the conductive pads.Type: ApplicationFiled: October 15, 2010Publication date: July 21, 2011Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventors: Chen-Cheng KUO, Tzuan-Horng LIU, Chen-Shien CHEN
-
Publication number: 20110155238Abstract: A pyridine type metal complex having a partial structure represented by the formula (I) or (I?): wherein, M is a transition metal atom; Ds, which may be the same or different, respectively represent specific conjugated chains; Rs, which may be the same or different, respectively represent a halogen atom, a hydrogen atom, or an alkyl group having 1 to 20 carbon atoms, an alkenyl or alkynyl group having 2 to 10 carbon atoms, an aryl or heteroaryl group having 6 to 10 carbon atoms or an arylalkyl or heteroarylalkyl group having 7 to 13 carbon atoms which may have a substituent group.Type: ApplicationFiled: April 23, 2009Publication date: June 30, 2011Inventors: Xiuliang Shen, Ashraful Islam, Ryoichi Komiya, Liyuan Han
-
Publication number: 20110155240Abstract: The present invention is directed to a thick film conductive composition comprising: (a) electrically conductive silver powder; (b) Zn-containing additive wherein the particle size of said zinc-containing additive is in the range of 7 nanometers to less than 100 nanometers; (c) glass frit wherein said glass frit has a softening point in the range of 300 to 600° C.; dispersed in (d) organic medium. The present invention is further directed to a semiconductor device and a method of manufacturing a semiconductor device from a structural element composed of a semiconductor having a p-n junction and an insulating film formed on a main surface of the semiconductor comprising the steps of (a) applying onto said insulating film the thick film composition as describe above; and (b) firing said semiconductor, insulating film and thick film composition to form an electrode.Type: ApplicationFiled: March 8, 2011Publication date: June 30, 2011Applicant: E.I. DU PONT DE NEMOURS AND COMPANYInventors: Yueli Wang, Richard John Sheffield Young, Alan Frederick Carroll, Kenneth Warren Hang
-
Publication number: 20110146785Abstract: A photovoltaic cell with a doped buffer layer includes a metal oxide and a dopant.Type: ApplicationFiled: December 17, 2010Publication date: June 23, 2011Applicant: First Solar, Inc.Inventors: Benyamin Buller, Markus Gloeckler, Chungho Lee, Scott McWilliams, Rui Shao, Zhibo Zhao
-
Publication number: 20110115087Abstract: A method of fabricating a lower bottom electrode for a memory element and a semiconductor structure having the same includes forming a dielectric layer over a semiconductor substrate having a plurality of conductive contacts formed therein to be connected to access circuitry, forming a dielectric cap layer over exposed portions of the dielectric layer and the conductive contacts, depositing a planarizing material over the dielectric cap layer, etching a via to an upper surface of each conductive contact, removing the planarizing material, depositing electrode material over the dielectric cap layer and within the vias, the electrode material contacting an upper surface of each conductive contact, and planarizing the electrode material to form a lower bottom electrode over each conductive contact.Type: ApplicationFiled: November 16, 2009Publication date: May 19, 2011Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventor: Matthew J. Breitwisch
-
Patent number: 7872328Abstract: A capacitor electrode includes a first surface and a second surface which are arranged opposite each other. The capacitor electrode contains an oxygen atom and a nitrogen atom. The capacitor electrode includes a position A where the oxygen atom exhibits a largest concentration value, between the first surface and the second surface in a thickness direction. The nitrogen atom is present only in an area closer to the first surface than the position A.Type: GrantFiled: December 3, 2008Date of Patent: January 18, 2011Assignee: Elpida Memory, Inc.Inventor: Takakazu Kiyomura
-
Publication number: 20100308462Abstract: The invention relates to glass compositions useful in conductive pastes for silicon semiconductor devices and photovoltaic cells. The thick film conductor compositions include one or more electrically functional powders and one or more glass frits dispersed in an organic medium. The thick film compositions may also include one or more additive(s). Exemplary additives may include metals, metal oxides or any compounds that can generate these metal oxides during firing.Type: ApplicationFiled: June 8, 2009Publication date: December 9, 2010Applicant: E. I. DU PONT DE NEMOURS AND COMPANYInventors: TAKUYA KONNO, BRIAN J. LAUGHLIN, HISASHI MATSUNO
-
Publication number: 20100252927Abstract: A self-aligned, thin-film, top-gate transistor and method of manufacturing same are disclosed. A first print-patterned mask is formed over a metal layer by digital lithography, for example by printing with a phase change material using a droplet ejector. The metal layer is then etched using the first print-patterned mask to form source and drain electrodes. A semiconductive layer and an insulative layer are formed thereover. A layer of photosensitive material is then deposited and exposed through the substrate, with the source and drain electrodes acting as masks for the exposure. Following development of the photosensitive material, a gate metal layer is deposited. A second print-patterned mask is then formed over the device, again by digital lithography. Etching and removal of the photosensitive material leaves the self-aligned top-gate electrode.Type: ApplicationFiled: June 16, 2010Publication date: October 7, 2010Applicant: PALO ALTO RESEARCH CENTER INCORPORATEDInventors: William S. Wong, Rene A. Lujan, Eugene M. Chow
-
Patent number: 7800105Abstract: To provide a Ga2O3 compound semiconductor device in which a Ga2O3 system compound is used as a semiconductor, which has an electrode having ohmic characteristics adapted to the Ga2O3 system compound, and which can make a heat treatment for obtaining the ohmic characteristics unnecessary. An n-side electrode 20 including at least a Ti layer is formed on a lower surface of an n-type ?-Ga2O3 substrate 2 by utilizing a PLD method. This n-side electrode 20 has ohmic characteristics at 25° C. The n-side electrode 20 may have two layer including a Ti layer and an Au layer, three layers including a Ti layer, an Al layer and an Au layer, or four layers including a Ti layer, an Al layer, a Ni layer and an Au layer.Type: GrantFiled: January 14, 2005Date of Patent: September 21, 2010Assignee: Waseda UniversityInventors: Noboru Ichinose, Kiyoshi Shimamura, Kazuo Aoki, Encarnacion Antonia Garcia Villora
-
Patent number: 7781802Abstract: As semiconductor regions in contact with a first main surface of a semiconductor base composed by forming an N? silicon carbide epitaxial layer on an N+ silicon carbide substrate connected to a cathode electrode, there are provided both of an N+ polycrystalline silicon layer of a same conduction type as a conduction type of the semiconductor base and a P+ polycrystalline silicon layer of a conduction type different from the conduction type of the semiconductor base. Both of the N+ polycrystalline silicon layer and the P+ polycrystalline silicon layer are hetero-joined to the semiconductor base, and are ohmically connected to the anode electrode.Type: GrantFiled: April 26, 2007Date of Patent: August 24, 2010Assignee: Nissan Motor Co., Ltd.Inventors: Shigeharu Yamagami, Masakatsu Hoshi, Yoshio Shimoida, Tetsuya Hayashi, Hideaki Tanaka
-
Publication number: 20100163938Abstract: A method of forming a silicide in a semiconductor device includes: forming a poly gate on and/or over the upper portion of a silicon substrate having an active area and an STI formed therein; forming a spacer wall on and/or over both sidewalls of the poly gate; forming source/drain by performing high-concentration ion implantation; forming a silicide blocking pattern on and/or over both sidewalls of the spacer wall and on the STI; forming a multilayer silicide material on and/or over substantially the entire surface of the silicon substrate having the silicide blocking pattern formed thereover; and performing an RTA process on the multilayer silicide material to form a silicide by reaction between the poly gate and the source/drain electrode.Type: ApplicationFiled: December 28, 2009Publication date: July 1, 2010Inventor: Dong-Ho Park
-
Patent number: 7671378Abstract: The present invention directed to photonic devices which emit or absorb light with a short wavelength formed using molybdenum oxide grown on substrates which consist of materials selected from element semiconductors, III-V or II-IV compound semiconductors, IV compound semiconductors, organic semiconductors, metal crystal and their derivatives or glasses. New inexpensive photonic devices which emit light with a wavelength from blue to deep ultraviolet rays are realized.Type: GrantFiled: January 12, 2006Date of Patent: March 2, 2010Inventor: Takashi Katoda
-
Patent number: 7667998Abstract: A PRAM and method of forming the same are disclosed. In various embodiments, the PRAM includes a lower insulation layer formed on a semiconductor substrate, a phase change material pattern formed on the lower insulation layer and a heating electrode contacting the phase change material pattern. The heating electrode can be formed of a material having a positive temperature coefficient such that specific resistance of the material increases as a function of temperature.Type: GrantFiled: August 22, 2006Date of Patent: February 23, 2010Assignee: Samsung Electronics Co., Ltd.Inventors: Won-Cheol Jeong, Se-Ho Lee, Jae-Hyun Park, Chang-Wook Jeong
-
Publication number: 20100038791Abstract: A resistive random access memory and a method for fabricating the same are provided. The method includes providing a bottom electrode formed on a substrate. A metal oxide layer is formed on the bottom electrode. An oxygen atom gettering layer is formed on the metal oxide layer. A top electrode is formed on the oxygen atom gettering layer. The previous mentioned structure is subjected to a thermal treatment, driving the oxygen atoms of the metal oxide layer to migrate into and react with the oxygen atom gettering layer, thus leaving a plurality of oxygen vacancies of the metal oxide layer.Type: ApplicationFiled: December 12, 2008Publication date: February 18, 2010Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTEInventors: Hengyuan Lee, Pang-Hsu Chen, Tai-Yuan Wu, Ching-Chiun Wang
-
Patent number: 7659628Abstract: Contact structures and methods for forming such contact structures are disclosed. An example contact structure includes a layer of semiconductor material having an interface and an electrical contact at the interface of the layer of semiconductor material, where the electrical contact includes a granular metal. An example method for forming a contact structure includes providing a substrate and producing a granular metal on at least part of the substrate, where the granular metal includes a cluster of metal islands extending essentially in a two-dimensional plane. The method further includes depositing a layer of a semiconductor material on top of the substrate and the cluster of metal islands.Type: GrantFiled: July 20, 2005Date of Patent: February 9, 2010Assignee: IMECInventors: Vladimir Arkhipov, Paul Heremans
-
Publication number: 20100024862Abstract: Provided in this invention is a low-cost substrate provided with a transparent conductive film for photoelectric conversion device, which can improve performance of the photoelectric conversion device by enhanced light confinement effect achieved with effectively increased surface unevenness of the substrate. A method for manufacturing said substrate and a photoelectric conversion device using said substrate which can show improved performance are also provided. The substrate provided with the transparent conductive film for the photoelectric conversion device comprises a transparent insulating substrate and a transparent electrode layer containing at least zinc oxide deposited on the transparent insulating substrate, wherein the transparent electrode layer is composed of a double layer structure wherein first and second transparent conductive films are deposited in this order from a substrate side.Type: ApplicationFiled: November 12, 2007Publication date: February 4, 2010Applicant: KANEKA CORPORATIONInventor: Yuko Tawada
-
Publication number: 20090301554Abstract: The invention relates to glass compositions useful in conductive pastes for silicon semiconductor devices and photovoltaic cells. The thick film conductor compositions include one or more electrically functional powders and one or more glass frits dispersed in an organic medium. The thick film compositions may also include one or more additive(s). Exemplary additives may include metals, metal oxides or any compounds that can generate these metal oxides during firing.Type: ApplicationFiled: June 8, 2009Publication date: December 10, 2009Applicant: E. I. DU PONT DE NEMOURS AND COMPANYInventors: Takuya Konno, Brian J. Laughlin, Hisashi Matsuno
-
Publication number: 20090301553Abstract: The invention relates to glass compositions useful in conductive pastes for silicon semiconductor devices and photovoltaic cells. The thick film conductor compositions include one or more electrically functional powders and one or more glass frits dispersed in an organic medium. The thick film compositions may also include one or more additive(s). Exemplary additives may include metals, metal oxides or any compounds that can generate these metal oxides during firing.Type: ApplicationFiled: June 8, 2009Publication date: December 10, 2009Applicant: E. I. DU PONT DE NEMOURS AND COMPANYInventors: Takuya Konno, Brian J. Laughlin, Hisashi Matsuno
-
Patent number: 7592641Abstract: A semiconductor device includes a p-type nitride semiconductor layer (14); and a p-side electrode (18) including a palladium oxide film (30) connected to a surface of the nitride semiconductor layer (14).Type: GrantFiled: February 21, 2006Date of Patent: September 22, 2009Assignee: Kabushiki Kaisha ToshibaInventors: Shinji Saito, Shinya Nunoue, Toshiyuki Oka
-
Patent number: 7586131Abstract: A transistor array includes conductor lines, function lines, and transistors. Each of the conductor lines includes a core and a conductor layer that covers the core. Each of the function lines includes a core, at least the surface of which is electrically conductive, an insulating layer that covers the core, and a semiconductor layer that covers the insulating layer. Each of the function lines contacts with, and crosses, the conductor lines. Each of the transistors includes a first ohmic contact region, which is defined by a region where one of the conductor lines crosses one of the function lines and which makes an ohmic contact with the semiconductor layer, a second ohmic contact region, which also makes an ohmic contact with the semiconductor layer, and a channel region, which is defined in the semiconductor layer between the first and second ohmic contact regions.Type: GrantFiled: January 25, 2005Date of Patent: September 8, 2009Assignee: Sharp Kabushiki KaishaInventors: Hirohiko Nishiki, Kazuki Kobayashi
-
Patent number: 7575944Abstract: Provided is a method of manufacturing a nitride-based semiconductor LED including sequentially forming an n-type nitride semiconductor layer, an active layer, and a p-type nitride semiconductor layer on a substrate; forming a Pd/Zn alloy layer on the p-type nitride semiconductor layer; heat-treating the p-type nitride semiconductor layer on which the Pd/Zn alloy layer is formed; removing the Pd/Zn alloy layer formed on the p-type nitride semiconductor layer; mesa-etching portions of the p-type nitride semiconductor layer, the active layer, and the n-type nitride semiconductor layer such that a portion of the upper surface of the n-type nitride semiconductor layer is exposed; and forming an n-electrode and a p-electrode on the exposed n-type nitride semiconductor layer and the p-type nitride semiconductor layer, respectively.Type: GrantFiled: August 13, 2007Date of Patent: August 18, 2009Assignee: Samsung Electro-Mechanics Co., Ltd.Inventors: Sun Woon Kim, Seong Ju Park, Ja Yeon Kim, Min Ki Kwon, Dong Ju Lee, Jae Ho Han
-
Publication number: 20090184329Abstract: An object of the present invention is to provide a transparent positive electrode for use in a face-up-type chip which can emit intense light even using a low drive voltage. The inventive positive electrode for a semiconductor light-emitting device comprises a transparent electrode formed on a semiconductor layer and a bonding pad electrode formed on the transparent electrode, wherein the bonding pad electrode has a reflecting layer that is in contact with at least the transparent electrode.Type: ApplicationFiled: July 28, 2005Publication date: July 23, 2009Applicant: SHOWA DENKO K.K.Inventors: Hisayuki Miki, Noritaka Muraki, Munetaka Watanabe
-
Patent number: 7560758Abstract: The present invention relates to improved metal-oxide-semiconductor field effect transistor (MOSFET) devices with stress-inducing structures located at the source and drain (S/D) regions. Specifically, each MOSFET comprises source and drain regions located in a semiconductor substrate. Such source and drain regions comprise recesses with one or more sidewall surfaces that are slanted in relation to an upper surface of the semiconductor substrate. A stress-inducing dielectric layer is located over the slanted sidewall surfaces of the recesses at the source and drain regions. Such MOSFETs can be readily formed by crystallographic etching of the semiconductor substrate to form the recesses with the slanted sidewall surfaces, followed by deposition of a stress-inducing dielectric layer thereover.Type: GrantFiled: June 29, 2006Date of Patent: July 14, 2009Assignee: International Business Machines CorporationInventors: Huilong Zhu, Hong Lin
-
Patent number: 7557385Abstract: The present invention relates to semiconductor electronic devices including molybdenum oxide formed on substrates which consist of materials which are used in known semiconductor electronic devices. The present invention relates to also a new method to fabricate said electronic devices on substrates made of materials which have been used in usual electronic and photonic devices. Suitable substrates consist of materials such as element semiconductors such as silicon and germanium, III-V compound semiconductors such as gallium arsenide and gallium phosphide, II-IV compound semiconductors such as zinc oxide, IV compound semiconductors, organic semiconductors, metal crystals and their derivatives or glasses.Type: GrantFiled: January 12, 2006Date of Patent: July 7, 2009Inventor: Takashi Katoda
-
Publication number: 20090134522Abstract: A method of manufacturing a non-volatile memory bitcell comprises the steps of depositing a first layer of conductive material on a substrate and patterning and etching the first layer of conductive material to form three non-linearly disposed electrodes. The method also comprises the steps of depositing a first layer of sacrificial material on the electrodes and the substrate and providing an elongate cantilever structure on the first layer of sacrificial material such that the cantilever structure and at least a portion of each electrode overlap each other. The method also includes the steps of depositing a second layer of sacrificial material on the cantilever structure and the first layer of sacrificial material and providing a capping layer on the second layer of sacrificial material and providing holes in the capping layer such that at least a portion of the second layer of sacrificial material is exposed.Type: ApplicationFiled: November 22, 2006Publication date: May 28, 2009Applicant: CAVENDISH KINETICS LTD.Inventors: Charles Gordon Smith, Robert Kazinczi, Robertus P. Van Kampen