With Clock Input Patents (Class 327/212)
  • Patent number: 7924078
    Abstract: Bistable circuit switching at the edges of a clock signal, including means for pre-charging an intermediate node of the circuit, delay means including a chain of inverters defining a time window around an edge of said clock signal, means for discharging the intermediate node controlled by at least one input data item making it possible to discharge the intermediate node for the duration of said time window, characterized in that the delay means include means for temporally adjusting the duration of the time window to the time for discharging the intermediate node through said discharge means.
    Type: Grant
    Filed: August 16, 2007
    Date of Patent: April 12, 2011
    Assignee: STMicroelectronics, SA
    Inventor: Silvain Clerc
  • Patent number: 7915940
    Abstract: A differential latch comprising a data holding transistor, the differential latch comprising: a resetting transistor that is connected to a gate electrode of the data holding transistor and is controlled by a reset signal; and a switching transistor that is connected to the gate electrode of the data holding transistor and is controlled by a switch signal, being an inverted version of the reset signal.
    Type: Grant
    Filed: March 13, 2008
    Date of Patent: March 29, 2011
    Assignee: NEC Corporation
    Inventor: Tomohiro Hayashi
  • Patent number: 7872514
    Abstract: Latch circuit and clock signal dividing circuit comprises sequentially connected latch circuits. Each latch circuit has D-type latch with latch clock input, data input and data output. A difference detector is coupled to D-type latch, and has a difference output that provides a difference signal when data at input is different than data at output. Each latch circuit has an edge triggered gate that has gate clock input, output coupled to latch clock input and gate control input coupled to difference output of difference detector. In operation, when both a transition of clock signal supplied at gate clock input is detected by edge triggered gate, and the difference signal is provided to gate control input, will edge triggered gate allow an edge of a clock signal supplied at gate clock input to determine logic values supplied to latch clock input. As a result, data at input is transferred to output.
    Type: Grant
    Filed: December 20, 2008
    Date of Patent: January 18, 2011
    Assignee: Motorola, Inc.
    Inventor: Chong Hin Chee
  • Publication number: 20100283524
    Abstract: A shift register capable of supplying only a necessary clock signal to a necessary unit register with simple constitution. A semiconductor device is provided with a shift register in which a plurality of stages of unit registers is connected, in which the unit register comprises a flip-flop circuit, a first switch and a second switch, a first clock signal line is electrically connected to the flip-flop circuit through the first switch, a second clock signal line is electrically connected to the flip-flop circuit through the second switch, the first switch is controlled to be on/off by an output signal from the flip-flop circuit, and the second switch is controlled to be on/off by an input signal to the flip-flop circuit.
    Type: Application
    Filed: July 22, 2010
    Publication date: November 11, 2010
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Hajime Kimura
  • Patent number: 7800417
    Abstract: In a method for dividing a frequency of a clock signal, a first frequency divided signal is generated based on a clock signal. Rising edges in the first frequency divided signal are detected. Alternatively, falling edges in the first frequency divided signal are detected. An edge detection signal that includes a pulse for each detected edge is generated. A second frequency divided signal is generated based on the edge detection signal.
    Type: Grant
    Filed: April 26, 2007
    Date of Patent: September 21, 2010
    Assignee: Marvell Israel (M.I.S.L.) Ltd.
    Inventor: Mel Bazes
  • Patent number: 7782108
    Abstract: A flip-flop device for storing and outputting a data value includes a controllable memory element configured to be open as a function of a control pulse, a feedback means for comparing a data value present at the memory element and the data value output by the memory element, and for outputting a comparison signal, and a control pulse generator for generating the control pulse as a function of the comparison signal, so that the control pulse generator is put in an activated state when the comparison signal is high, so as to then, in the activated state, open the memory element in response to a clock event. The memory element will then be closed again when the comparison signal indicates that the same values are present at the output and at the input of the memory element.
    Type: Grant
    Filed: November 24, 2006
    Date of Patent: August 24, 2010
    Assignee: Infineon Technologies AG
    Inventor: Holger Sedlak
  • Patent number: 7747917
    Abstract: A scan including data and shift inputs, and input selection circuitry for selecting between the data and shift inputs during normal, capture, and shift modes in response to only a first control signal and a second control signal. The input selection circuitry includes a first storage element for storing a bit representing a state of the first control signal in response to a change in state of the second control signals and multiplexing circuitry. The multiplexing circuitry is operable in the normal mode to select the data input in response to a first state of the second control signal, in the capture mode to select the data input when the bit stored in the first storage element represents a first state of the first control signal, and in the shift mode to select the shift input when the bit stored in the first storage element represents a second state of the first control signal.
    Type: Grant
    Filed: May 23, 2008
    Date of Patent: June 29, 2010
    Assignee: Cirrus Logic, Inc.
    Inventors: Richard Putman, Michael Kost, Sanjay Pillay
  • Patent number: 7737749
    Abstract: An elastic pipelined latch. The latch includes a control input for configuring the latch into a repeater state or a latch state, a drive component responsive to the control input and for driving an input signal through as an output signal, and a pulse width/inhibit component coupled to the drive component. The latch may further include a reset threshold component coupled to the drive component for inhibiting oscillation of the drive component, and/or a latch component for passing the present state of the input signal to the output signal when configured as the repeater state and for maintaining the previous state of the output signal during transitions of a clock signal when configured as the latch state.
    Type: Grant
    Filed: August 14, 2007
    Date of Patent: June 15, 2010
    Inventor: Robert Paul Masleid
  • Patent number: 7714627
    Abstract: A double-triggered logic circuit is a composite circuitry consisting of a plurality of PMOS, NMOS, inverters and a signal line. It includes an AND logic circuit and a XNOR logic circuit to generate an adjustable pulse mode to solve the problem of threshold voltage loss.
    Type: Grant
    Filed: November 21, 2008
    Date of Patent: May 11, 2010
    Assignee: National Yunlin University of Science and Technology
    Inventors: Yin-Tsung Hwang, Jin-Fa Lin, Wei-Rong Ciou, Ming-Hwa Sheu
  • Patent number: 7692452
    Abstract: A semiconductor chip may include an internal circuit, at least one power gating transistor, a system manager, and/or at least one current regulator. The at least one power gating transistor may be configured to switch a supply of at least one drive voltage into the internal circuit. The system manager may be configured to generate a control signal corresponding to an activation state of the internal circuit. At least one current regulator may be configured to control an amount of a current flowing through the at least one power gating transistor in response to the control signal.
    Type: Grant
    Filed: July 13, 2007
    Date of Patent: April 6, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Hoi-Jin Lee
  • Patent number: 7683682
    Abstract: A frequency divider for a wireless communication system is provided. A frequency divider includes a body bias voltage generator and a divider. The body bias voltage generator generates a body bias voltage including a PMOS body bias voltage and an NMOS body bias voltage whose voltage levels are controlled according to an input signal. The divider includes a plurality of flip-flops whose operation points are determined according to the body bias voltage, and generates an output signal by dividing a frequency of the input signal by N. Each of the flip-flops may include a PMOS logic and an NMOS logic. The PMOS logic may include a plurality of PMOS transistors whose operation points are determined according to the PMOS body bias voltage. The NMOS logic may be connected electrically to the PMOS logic and include a plurality of NMOS transistors whose operation points are determined according to the NMOS body bias voltage.
    Type: Grant
    Filed: August 28, 2008
    Date of Patent: March 23, 2010
    Assignee: Korea Electronics Technology Institute
    Inventors: Kwang Ho Won, Yeon Kug Moon, Hyun Chol Shin, Seung Soo Kim
  • Patent number: 7671653
    Abstract: An implicitly pulsed dual edge triggered pulsed latch. The implicitly pulsed latch includes an overlapping clock generator and a transparency circuit designed to cause a transparent latch circuit to become transparent on each edge of a clock signal. A logic value on the input node of the latch is transferred to the output node of the latch in response to each clock edge transition. An explicitly pulsed dual edge triggered pulsed latch including a pulse generator and a transparent latch circuit. The explicitly pulsed latch includes a symmetrical pulse generator designed to cause the latch circuit to pass a logic value from the input node of the latch to the output node of the latch in response to a pulse on the clock node.
    Type: Grant
    Filed: September 28, 2007
    Date of Patent: March 2, 2010
    Assignee: Sun Microsystems, Inc.
    Inventors: David Money Harris, Scott M. Fairbanks
  • Patent number: 7659762
    Abstract: Disclosed herein are synchronization latch solutions.
    Type: Grant
    Filed: March 27, 2007
    Date of Patent: February 9, 2010
    Assignee: Intel Corporation
    Inventor: Mark E. Schuelein
  • Patent number: 7622975
    Abstract: A circuit having a local power block for leakage reduction is disclosed. The circuit has a first portion and a second portion. The first portion is configured to operate at a substantially greater operating frequency than the operating frequency of the second portion. The second portion has a local power block configured to decouple the second portion if the second portion is inactive to reduce leakage current associated with the second portion without sacrificing performance of the first portion.
    Type: Grant
    Filed: July 10, 2007
    Date of Patent: November 24, 2009
    Assignee: QUALCOMM Incorporated
    Inventors: Fad Ad Hamdan, Anthony D. Klein
  • Patent number: 7619455
    Abstract: By adjusting a register's capturing clock edge timing so that the register captures data when the data returns to a correct state, the register may be protected against DSET upsets. If a data glitch occurs near the clock edge, the valid time at the register output is increased (CLK to Q). This valid time increase occurs when the presence of a DSET transient is detected near the clock edge.
    Type: Grant
    Filed: April 19, 2007
    Date of Patent: November 17, 2009
    Assignee: Honeywell International Inc.
    Inventors: Roy M. Carlson, David O. Erstad
  • Patent number: 7616040
    Abstract: A flip-flop is disclosed which includes: a clock supply circuit configured to output or fix a clock signal alternating between two predetermined states in accordance with a sleep signal; a first holding circuit configured to fetch or hold an input signal in accordance with a state the clock signal indicates; a second holding circuit configured to fetch or hold a first signal output by the first holding circuit in accordance with a state the clock signal indicates; an input switching circuit configured to supply as the input signal a second signal output by the second holding circuit or to supply an external signal as the input signal in accordance with the hold signal; and a power supply control circuit configured to supply or not to supply power to the first holding circuit and the input switching circuit in accordance with a power supply control signal.
    Type: Grant
    Filed: October 23, 2007
    Date of Patent: November 10, 2009
    Assignee: Sony Corporation
    Inventor: Tetsuo Motomura
  • Publication number: 20090256609
    Abstract: A system and method for reducing power consumption within a flip-flop circuit on a semiconductor chip. A gated input clock signal is received by a slave latch. The gated input clock is derived from an ungated input clock signal and a clock gating condition. The clock gating condition determines when an input data signal of the flip-flop and the stored internal state of the slave latch have the same logic value, such as only a logic low value. If they have the same value, toggling of the ungated input clock signal is not received by the slave latch, signal switching of internal nodes of the slave latch is reduced, and power consumption is reduced.
    Type: Application
    Filed: April 9, 2008
    Publication date: October 15, 2009
    Inventor: Samuel D. Naffziger
  • Patent number: 7576583
    Abstract: Disclosed are a latch circuit and a flip-flop circuit, which are capable of suppressing occurrence of a single-event effect, and, in the event of a single-event transient (SET), elimination adverse effects thereof on the circuit. The latch circuit comprises a dual-port inverter, and a dual-port clocked inverter including no transmission gate to reduce a region of strong electric field to be formed. A delay time is set up in a clock to eliminate adverse effects of the SET, and a leading-edge delayed clock to be entered into one of two storage nodes is generated in such a manner as to delay a transition of the storage node and the entire storage nodes from a latch mode to a through mode while preventing an increase in hold time due to the delay time.
    Type: Grant
    Filed: December 12, 2006
    Date of Patent: August 18, 2009
    Assignees: Japan Aerospace Exploration Agency, High-Reliability Engineering & Components Corporation
    Inventors: Satoshi Kuboyama, Hiroyuki Shindou, Yoshiya Ilde, Akiko Makihara
  • Patent number: 7576582
    Abstract: Provided is a low-power clock gating circuit using a Multi-Threshold CMOS (MTCMOS) technique. The low-power clock gating circuit includes a latch circuit of an input stage and an AND gate circuit of an output stage, in which power consumption caused by leakage current in the clock gating circuit is reduced in a sleep mode, and supply of a clock to a unused device of a targeted logic circuit is prevented by the control of a clock enable signal in an active mode, thereby reducing power consumption. The low-power clock gating circuit using an MTCMOS technique uses devices having a low threshold voltage and devices having a high threshold voltage, which makes it possible to implement a high-speed, low-power circuit, unlike a conventional clock gating circuit using a single threshold voltage.
    Type: Grant
    Filed: November 27, 2007
    Date of Patent: August 18, 2009
    Assignee: Electronics and Telecommunications Research Institute
    Inventors: Dae Woo Lee, Yil Suk Yang, Ik Jae Chun, Chun Gi Lyuh, Tae Moon Roh, Jong Dae Kim
  • Patent number: 7564282
    Abstract: A bistable flip-flop device is provided that is triggered on the edges of a clock signal. The device has an active mode in which it is electrically powered and an inactive mode. The device includes a chain of inverters controlled by a clock signal, storage means for storing the state of the device in the active mode, and retention means for storing the state of the device in the inactive mode. The device includes a continuously-powered bistable structure that integrates the retention means and part of the storage means. The bistable structure includes a single isolation switch connected to the inverter chain and controlled by a standby logic signal that is representative of the active or inactive mode.
    Type: Grant
    Filed: October 26, 2005
    Date of Patent: July 21, 2009
    Assignee: STMicroelectronics SA
    Inventor: Sylvain Clerc
  • Patent number: 7557630
    Abstract: A sense amplifier based flip flop and method thereof are provided. The example sense amplifier-based flip-flop may include a first current passing unit receiving a first clock signal with a first delay, the first current passing unit configured to pass current from a first node to a ground terminal if the applied first clock signal is set to a first logic level and not to pass current from the first node to the ground terminal if the applied first clock signal is set to a second logic level and a second current passing unit receiving a second clock signal with a second delay, the second delay and the first delay not being the same, the second current passing unit configured to pass current from a second node to the ground terminal if the applied second clock signal is set to the first logic level and not to pass current from the second node to the ground terminal if the applied second clock signal is set to the second logic level.
    Type: Grant
    Filed: February 8, 2007
    Date of Patent: July 7, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Young-Sik Kim
  • Publication number: 20090160517
    Abstract: An apparatus comprises a first stage, a second stage, and a switch circuit. The first stage and the second stage are coupled between a first reference voltage and a second reference voltage. The first stage has a first input end for receiving an input signal and a first output end for outputting a first output signal. The second stage has a second input end for receiving the first output signal from the first output end of the first stage and a second output end for outputting a second output signal. The switch circuit is coupled between the second stage and at least one of the first reference voltage and the second reference voltage for receiving a power control signal and for turning on or turning off according to the power control signal such that the current leakage of the second stage is reduced.
    Type: Application
    Filed: December 18, 2008
    Publication date: June 25, 2009
    Inventor: Mei-Chao Yeh
  • Patent number: 7548102
    Abstract: The present invention provides a latch circuit that is operable to generate a pulse from first and second clock signals to allow gates in a datapath to propagate data with minimal latency. The first clock signal is a version of the system clock and the second control signal is a time-shifted, inverted version of the system clock signal. Each of the individual latches in a datapath comprises data propagation logic. In one embodiment of the invention, the data propagation logic uses the first and second clock signals to generate an “implicit” pulse. In another embodiment of the invention, the data propagation logic uses the first and second clock signals to generate an “explicit” pulse. The implicit and explicit pulses are used to control the transmission gate of the latch to provide propagation of data through the latch with minimal latency.
    Type: Grant
    Filed: July 14, 2006
    Date of Patent: June 16, 2009
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Ravindraraj Ramaraju, Ambica Ashok, Cody B. Croxton, Peter M. Ippolito, Prashant U. Kenkare
  • Publication number: 20090108897
    Abstract: A semiconductor device includes a power-supply control portion and a latch portion. The power-supply control portion supplies power to an internal circuit in response to an input signal synchronized with rising of clock. The latch portion latches the input signal in synchronization with falling of the clock and supplies the latched input signal to the internal circuit.
    Type: Application
    Filed: October 24, 2008
    Publication date: April 30, 2009
    Applicant: ELPIDA MEMORY, INC.,
    Inventors: Hideyuki YOKO, Ryuuji TAKISHITA
  • Patent number: 7525362
    Abstract: A circuit for preventing an error in a flip-flop is disclosed. The circuit comprises an input circuit for receiving input data; a circuit for generating true and complement data associated with each of the input data and redundant data at predetermined nodes of the circuit; and a plurality of inverters each controlled by an associated node, wherein an inverter node of each inverter of the plurality of inverters is coupled to a separate node of the predetermined nodes. A method of preventing an error in a flip-flop is also disclosed.
    Type: Grant
    Filed: March 17, 2006
    Date of Patent: April 28, 2009
    Assignee: Xilinx, Inc.
    Inventors: Austin H. Lesea, Tan Canh Hoang
  • Publication number: 20090085624
    Abstract: A flip-flop circuit includes a first unit configured to receive a reference clock signal and a reset signal, and a second unit configured to change an output node to a first level in response to the reference clock signal and change the output node to a second level by precharging the output node in response to a signal output from the first unit according to the reset signal.
    Type: Application
    Filed: September 29, 2008
    Publication date: April 2, 2009
    Inventors: Dae-Kun Yoon, Taek-Sang Song
  • Patent number: 7501871
    Abstract: A latch circuit comprising, a differential input with a non-inverting input (D+) and an inverting input (D?). The latch further comprises a differential output with a non-inverting output (Q+) and an inverting output (Q?). One of the outputs (Q?) is coupled to one of the inputs input (D+) having an opposite polarity. The latch further comprises a control input for receiving a control signal (VcM) for determining a threshold for an input signal (In) such that if the input signal is at larger than the threshold the non-inverting output is in a HIGH logic state and in a LOW state if the input signal is smaller than the threshold.
    Type: Grant
    Filed: January 25, 2005
    Date of Patent: March 10, 2009
    Assignee: NXP B.V.
    Inventors: Mihai Adrian Tiberiu Sanduleanu, Eduard Ferdinand Stikvoort, Idrissa Cissé
  • Patent number: 7495493
    Abstract: Circuitry for latching receives an input signal and a control signal and provides an output signal. In one embodiment, the setup time (t(SL) and t(SH)) of the input signal with reference to the control signal is to the first edge of the control signal, the holding time (t(HL) and t(HH)) of the input signal with reference to the control signal is independent of the second edge of the control signal, and the output signal goes to a predetermined state in response to the second edge of the control signal. In one embodiment, the control signal may be a clock. The circuitry for latching may be used with static circuits and/or with dynamic circuits.
    Type: Grant
    Filed: August 30, 2006
    Date of Patent: February 24, 2009
    Assignee: Freescale Semiconductor, Inc.
    Inventor: Ravindraraj Ramaraju
  • Patent number: 7489174
    Abstract: A dynamic flip-flop circuit which outputs an output signal on which a digital data signal is reflected based on a clock, includes: a first control stage configured to output a signal having a level inverted from that of the digital data signal within a period within which the clock has a second level; a second control stage configured to output a signal of a first level within the period within which the clock has the second level and a signal of a level within another period within which the clock has the first level; a third control stage configured to output an output signal of the first level within a period within which the signal outputted from the second control stage has the second level; and a phase adjustment circuit configured to adjust the phase to produce a second clock and supply the second clock to the third control stage.
    Type: Grant
    Filed: February 23, 2007
    Date of Patent: February 10, 2009
    Assignee: Sony Corporation
    Inventor: Atsushi Yoshizawa
  • Publication number: 20080290921
    Abstract: A level converting flip-flop may include a data input circuit, a clocking circuit, a current mirror circuit, and/or a latch circuit. The data input circuit may be configured to generate a pull-up current in response to an input data signal having one of an input supply voltage smaller than an output supply voltage and a ground voltage. The clocking circuit configured to provide the pull-up current to an internal node in response to a clock signal having the input supply voltage and the ground voltage. The current mirror circuit may be configured to pull-up an output node to the output supply voltage in response to the pull-up current provided to the internal node. The latch circuit may be configured to latch an output data signal generated at the output node.
    Type: Application
    Filed: May 15, 2008
    Publication date: November 27, 2008
    Inventor: Jae-ho Park
  • Patent number: 7453294
    Abstract: A dynamic frequency divider circuit with improved leakage tolerance supports a wide frequency range. During the evaluation phase, (1) the input signals can be prevented from changing states, (2) the leakage can be reduced, or (3) both can be implemented to generate the correct output signals. In a architecture-level approach, two dynamic flip-flops can be coupled together. In a circuit-level approach, the dynamic flip-flop can include (1) two additional clocked PMOS transistor added to the inputs of the dynamic flip-flop, or (2) two additional pull-up PMOS transistors to counteract the subthreshold leakage in the NMOS transistors.
    Type: Grant
    Filed: June 28, 2005
    Date of Patent: November 18, 2008
    Assignee: Altera Corporation
    Inventors: Shoujun Wang, Haitao Mei, Bill Bereza
  • Patent number: 7446581
    Abstract: A semiconductor integrated circuit includes a first data holding section, a first pull-up circuit, a first pull-down circuit, a first feedback circuit, and a second feedback circuit. The first data holding section holds first output data. The first pull-up circuit takes in input data as a pull-up control signal and, when the pull-up control signal takes one value, pulls up the first output data. The first pull-down circuit takes in the input data as a pull-down control signal and, when the pull-down control signal takes the other value, pulls down the first output data. The first feedback circuit feeds back a first feedback signal corresponding to the first output data as the pull-up control signal to the first pull-up circuit. The second feedback circuit feeds back a second feedback signal corresponding to the first output data as the pull-down control signal to the first pull-down circuit.
    Type: Grant
    Filed: October 7, 2005
    Date of Patent: November 4, 2008
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Chihiro Ishii, Toshikazu Sei
  • Publication number: 20080238514
    Abstract: A level-converted and clock-gated latch includes a pulse generator, a level converting unit, and a latch circuit. The pulse generator is provided with a first power-supply voltage and generates a pulse signal having a first voltage level, in response to a clock signal. The level converting unit is provided with a second power-supply voltage and generates an intermediate clock signal having a second voltage level, in response to an inverted clock signal, the clock signal and an enable signal. The latch circuit is provided with the second power-supply voltage, latches the intermediate clock signal, and provides a gated clock signal having the second voltage level. An activation interval of the gated clock signal is controlled based on the enable signal.
    Type: Application
    Filed: April 1, 2008
    Publication date: October 2, 2008
    Inventor: MIN-SU KIM
  • Publication number: 20080231336
    Abstract: The present invention is a scan flip-flop circuit with extra hold time margin. The scan flip-flop circuit includes a multiplexer, a sense amplifier and a latch. The latch includes a generation unit for generating an output signal in response to a first signal and a second signal outputted from the sense amplifier, and a storage unit receives the second signal and the output signal and maintains the output signal of the latch when the first signal and the second signal are non-activated.
    Type: Application
    Filed: March 17, 2008
    Publication date: September 25, 2008
    Applicant: FARADAY TECHNOLOGY CORPORATION
    Inventors: Jeng Huang WU, Sheng Hua Chen
  • Publication number: 20080224748
    Abstract: A differential latch comprising a data holding transistor, the differential latch comprising: a resetting transistor that is connected to a gate electrode of the data holding transistor and is controlled by a reset signal; and a switching transistor that is connected to the gate electrode of the data holding transistor and is controlled by a switch signal, being an inverted version of the reset signal.
    Type: Application
    Filed: March 13, 2008
    Publication date: September 18, 2008
    Applicant: NEC CORPORATION
    Inventor: Tomohiro HAYASHI
  • Publication number: 20080218235
    Abstract: A plurality of flip-flop circuits, having different circuit configurations, which perform an identical digital signal processing are mixed on a single semiconductor substrate. A first flip-flop circuit among the plurality of flip-flop circuits receives a clock signal supplied from outside the flip-flop circuits, through at least two stage inverters, and operates with clock signals outputted from the inverters. A second flip-flop circuit receives the clock signal supplied from outside the flip-flop circuits through at least one inverter having a less number of stages than the number of stages of the inverter contained in the first flip-flop circuit, and operates with at least one of the clock signal and a clock signal outputted from the inverter.
    Type: Application
    Filed: March 7, 2008
    Publication date: September 11, 2008
    Applicant: Sanyo Electric Co., Ltd.
    Inventors: Satoru SEKINE, Yoshitaka Ueda, Takashi Asano, Shinji Furuichi, Atsushi Wada
  • Publication number: 20080191770
    Abstract: In particular embodiments, an apparatus includes a first transistor connected at the gate to a first input signal voltage and a second transistor connected at the gate to a second input signal voltage. The apparatus further includes a deactivation element coupled to the transistors, the deactivation element being operable to deactivate the first and second transistors by selectively transmitting a deactivation current to a first terminal of the first transistor and a second terminal of the second transistor thereby raising a voltage on the first and second terminals to a value large enough to deactivate the first and second transistors. In particular embodiments, activating the first or second transistor transmits a signal from the apparatus and deactivating the first and second transistors prevents the signal from being transmitted from the apparatus.
    Type: Application
    Filed: December 19, 2007
    Publication date: August 14, 2008
    Applicant: Fujitsu Limited
    Inventors: Nikola Nedovic, William W. Walker
  • Patent number: 7405606
    Abstract: A D flip-flop with a reduced power product or reduced clock line capacitance is disclosed. The flip-flop includes a half-static slave stage or a master stage with clock gating by the input and output. The half-static slave stage an output inverter and a feedback element consisting of a single switching transistor having a gate connected to the output of the flip-flop and the input of the inverter as its load. The clock gating circuit, which may comprise an XNOR gate, reduces the frequency of switching events by permitting clock pulses to pass into the master or slave stage only when the input and output of the flip-flop are at the same logical state.
    Type: Grant
    Filed: April 3, 2006
    Date of Patent: July 29, 2008
    Assignee: Intellectual Ventures Fund 27 LLC
    Inventors: Chi Wah Kok, Yee Ching Tam
  • Patent number: 7365575
    Abstract: A gated clock logic circuit includes a pulse generator and a precharged latch. The pulse generator generates a pulse signal in response to a clock signal, and the precharged latch generates a gated clock signal in response to the clock signal, the pulse signal, and a control signal.
    Type: Grant
    Filed: November 2, 2005
    Date of Patent: April 29, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Min-Su Kim
  • Patent number: 7362153
    Abstract: In some embodiments, a receiver latch circuit, includes a dynamic latch having at least one input terminal to receive an input data signal and at least one latch terminal. The dynamic latch is adapted to generate an amplified output data signal based at least in part on the input data signal. The dynamic latch includes at least one capacitor, coupled between the at least one input terminal and the at least one latch terminal, to reduce intersymbol interference in the input data signal.
    Type: Grant
    Filed: May 1, 2006
    Date of Patent: April 22, 2008
    Assignee: Intel Corporation
    Inventor: Taner Sumesaglam
  • Patent number: 7358787
    Abstract: A dual purpose current mode logic (“CML”) latch circuit is provided which includes a CML latch operable to receive at least a pair of differential input data signals and at least one clock signal. The CML latch is operable to generate at least one output signal in accordance with the states of the pair of input differential data signals. A mode control device is operable to receive a mode control signal to operate the CML latch as a buffer or as a latch. In such way, when the mode control signal is inactive, the CML latch generates and latches the output signal at a timing determined by the at least one clock signal, and when the mode control signal is active the CML latch generates the output signal such that the output signal changes whenever the states of the pair of differential input data signals change.
    Type: Grant
    Filed: February 28, 2006
    Date of Patent: April 15, 2008
    Assignee: International Business Machines Corporation
    Inventors: Joseph O. Marsh, Joseph Natonio, James M. Wilson
  • Patent number: 7358786
    Abstract: A control signal generator, latch circuit, flip-flop and method for controlling operations in the flip-flop may be configured so as to efficiently perform latching and scanning operations in the flip-flop. The control signal generator may generate at least two pulses based on a scan enable signal being received in a first state and on a received clock signal, and may generate at least two internal clock signals based on the received clock signal, and based on the scan enable signal being received in a second state. The latch circuit may latch a received input signal based on the at least two pulses and may latch a received scan input signal based on the at least two internal clock signals.
    Type: Grant
    Filed: May 13, 2005
    Date of Patent: April 15, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Min-Su Kim
  • Publication number: 20080030250
    Abstract: A pair of transistors receive the input of signals of input data and the inverted input data. An activation circuit, which is provided between the pair of transistors and fixed potential, activates the pair of transistors in a conduction state. A clock control circuit receives a clock signal and sets the activation circuit to a conduction state for a predetermined period starting from an edge timing of the clock signal. The activation circuit includes a first activation transistor and a second activation transistor which are connected in cascade with each other. The clock control circuit turns on both the first activation transistor and the second transistor for the predetermined period starting from the edge timing of the clock signal, and turns off at least one of the first activation transistor and the second activation transistor for a period other than the predetermined period.
    Type: Application
    Filed: March 29, 2007
    Publication date: February 7, 2008
    Applicant: Sanyo Electric Co., Ltd.
    Inventors: Shinji Furuichi, Satoru Sekine
  • Patent number: 7301381
    Abstract: A clocked state circuit can include a transmission gate configured to clock an output of a master terminal to an input of a slave terminal responsive to a clock signal or a delayed clock signal coupled to the transmission gate.
    Type: Grant
    Filed: August 1, 2005
    Date of Patent: November 27, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-chul Rhee, Sung-we Cho
  • Patent number: 7274235
    Abstract: The circuitry comprises successive stages, each comprising a combinatory logic circuit connected to the input of a first latch. Staggered clock signals are respectively associated with the first latches of the odd and even stages. Means for detecting a transient disturbance affecting the first latch of a stage and liable to propagate downstream, compare, in each stage, a value present on the output of the first latch of the stage considered at an observation time with a value present on the input of said first latch at a predetermined observation time taking account of the various propagation times.
    Type: Grant
    Filed: March 16, 2006
    Date of Patent: September 25, 2007
    Assignee: IROC Technologies
    Inventor: Michel Nicolaidis
  • Patent number: 7265589
    Abstract: A dynamic logic gate has a dynamic node pre-charged in response to a pre-charge phase of a clock signal and a logic tree with a plurality of logic inputs for evaluating the dynamic node during an evaluate phase of the clock signal in response to a Boolean combination of the logic inputs. The logic tree has a stacked configuration with at least one multi-gate FEAT device for coupling an intermediate node of the logic tree to the dynamic node in response to a first logic input of the plurality of logic inputs or in response to the pre-charge phase of the clock signal. The multi-gate FEAT device has one gate coupled to the first logic input and a second gate coupled to a complement of the clock signal used to pre-charge the dynamic node.
    Type: Grant
    Filed: June 28, 2005
    Date of Patent: September 4, 2007
    Assignee: International Business Machines Corporation
    Inventors: Ching-Te Chuang, Keunwoo Kim, Jente Benedict Kuang, Kevin John Nowka
  • Patent number: 7265599
    Abstract: A edge triggered flipflop tolerates arbitrarily slow clock edge rates by utilizing complex gates, with weighted transistors, to electrically isolate the master latch from the data inputs, before the master latch and the slave latch are electrically connected together, and to electrically isolate the master latch from the slave latch, before the master latch and the data inputs are electrically connected together.
    Type: Grant
    Filed: November 24, 2004
    Date of Patent: September 4, 2007
    Assignee: National Semiconductor Corporation
    Inventor: Ronald Pasqualini
  • Patent number: 7259605
    Abstract: A pseudo true single phase clock latch (pseudo “TSPC” latch) includes additional circuitry coupled to three previously floating nodes that can lose data depending upon the amount of leakage current associated with these nodes. The additional circuitry, including a positive feedback circuit, improves the performance of a true single phase clock latch circuit at lower frequencies without significant degradation in high frequency operation of the latch.
    Type: Grant
    Filed: October 20, 2004
    Date of Patent: August 21, 2007
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventors: Kallol Chatterjee, Jeet Narayan Tiwari
  • Patent number: 7256634
    Abstract: An elastic pipelined latch. The latch includes a control input for configuring the latch into a repeater state or a latch state, a drive component responsive to the control input and for driving an input signal through as an output signal, and a pulse width/inhibit component coupled to the drive component. The latch further includes a reset threshold component coupled to the drive component for inhibiting oscillation of the drive component, and a latch component for passing the present state of the input signal to the output signal when configured as the repeater state and for maintaining the previous state of the output signal during transitions of a clock signal when configured as the latch state.
    Type: Grant
    Filed: July 6, 2005
    Date of Patent: August 14, 2007
    Assignee: Transmeta Corporation
    Inventor: Robert Paul Masleid
  • Patent number: 7212056
    Abstract: A radiation hardened latch is presented. The radiation hardened latch uses two redundant inverter paths to duplicate an input signal. The duplicated inverter paths are coupled with a radiation hardened inverter that will only produce an inverted signal if both input signals have equivalent voltage levels. The radiation hardened inverter and its output signal produce a radiation hardened node that drives either one of the duplicated inverter paths back to an appropriate voltage level in the event of an SET. Because, the radiation hardened node and duplicated inverter paths are isolated, the latch may be optimized for factors such as signal speed and driving strength. These factors may be optimized without affecting radiation hardness. The radiation hardened latch may also be used to build more complex circuits such as a flip-flop.
    Type: Grant
    Filed: October 12, 2005
    Date of Patent: May 1, 2007
    Assignee: Honeywell International Inc.
    Inventor: Vladimir Belov