Specified Configuration Of Electrode Or Contact Patents (Class 438/666)
-
Patent number: 8841781Abstract: A chip having a bump layout suitable for the chip on glass technology and a driving IC includes a plurality of first bumps and a plurality of second bumps for electrically connecting to a glass substrate of a displayer. The first and second bumps are disposed on a surface of the chip and near two opposite long sides of the chip respectively. The ratio of the total contacting area of the first bumps to that of the second bumps is between 0.8 and 1.2. Thus, a pressure applied on the chip and the glass substrate of the displayer for connection can be uniformly exerted all over the chip, and the stability of the connection is therefore improved.Type: GrantFiled: October 5, 2011Date of Patent: September 23, 2014Assignee: HannStar Display Corp.Inventors: Pao-Yun Tang, Wei-Hao Sun
-
Publication number: 20140273442Abstract: A method of forming a target pattern includes forming a first material layer on a substrate; performing a first patterning process using a first layout to form a first plurality of trenches in the first material layer; performing a second patterning process using a second layout to form a second plurality of trenches in the first material layer; forming spacer features on sidewalls of both the first plurality of trenches and the second plurality of trenches, the spacer features having a thickness; removing the first material layer; etching the substrate using the spacer features as an etch mask; and thereafter removing the spacer features. The target pattern is to be formed with the first layout and the second layout.Type: ApplicationFiled: November 15, 2013Publication date: September 18, 2014Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Ru-Gun Liu, Shih-Ming Chang, Ken-Hsien Hsieh, Ming-Feng Shieh, Chih-Ming Lai, Tsai-Sheng Gau, Chia-Ying Lee, Jyu-Horng Shieh, Chung-Ju Lee, Cheng-Hsiung Tsai, Tien-I Bao, Shau-Lin Shue
-
Publication number: 20140264896Abstract: A circuit device having an interlayer dielectric with pillar-type air gaps and a method of forming the circuit device are disclosed. In an exemplary embodiment, the method comprises receiving a substrate and depositing a first layer over the substrate. A copolymer layer that includes a first constituent polymer and a second constituent polymer is formed over the first layer. The first constituent polymer is selectively removed from the copolymer layer. A first region of the first layer corresponding to the selectively removed first constituent polymer is etched. The etching leaves a second region of the first layer underlying the second constituent polymer unetched. A metallization process is performed on the etched substrate, and the first layer is removed from the second region to form an air gap. The method may further comprise depositing a dielectric material within the etched first region.Type: ApplicationFiled: June 24, 2013Publication date: September 18, 2014Inventors: Chih Wei Lu, Chung-Ju Lee, Tien-I Bao
-
Publication number: 20140273441Abstract: To fabricate patterns of a semiconductor device, a mask film is formed on a substrate. A plurality of first patterns and a plurality of second patterns are formed on the mask film. The plurality of first patterns is spaced apart from each other at a first distance. The plurality of second patterns is spaced apart from each other at a second distance. The second distance is different from the first distance. A spacer film is conformally formed on the plurality of first patterns and the plurality of second patterns to a predetermined thickness. The spacer film fills spaces between the plurality of second patterns. A part of the spacer film is partially removed to form a plurality of spacer film patterns are formed on side walls of the plurality of the first patterns. The plurality of first patterns and the plurality of second patterns are removed. A plurality of patterns is formed on the substrate using the plurality of spacer film as a mask.Type: ApplicationFiled: March 15, 2013Publication date: September 18, 2014Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Tae-Soo Kim, Yong-Min Cho
-
Publication number: 20140273439Abstract: A semiconductor device and a method of manufacture are provided. The semiconductor device includes one or more layers having channels adapted to carry signals or deliver power. The semiconductor device may include at least two channels having a substantially equivalent cross-sectional area. Conductors in separate channels may have different cross-sectional areas. A spacer dielectric on a side of a channel may be included. The method of manufacture includes establishing a signal conductor layer including a first channel and a second channel having a substantially equivalent cross-sectional area, introducing a spacer dielectric on a side of the second channel, introducing a first conductor in the first channel having a first cross-sectional area, and introducing a second conductor in the second channel having a second cross-sectional area where the second cross-sectional area is smaller than the first cross-sectional area.Type: ApplicationFiled: March 15, 2013Publication date: September 18, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: David H. Allen, Douglas M. Dewanz, David P. Paulsen, John E. Sheets, II, Kelly L. Williams
-
Publication number: 20140264900Abstract: An anisotropic conductor and a method of fabrication thereof. The anisotropic conductor includes an insulating matrix and a plurality of nanoparticles disposed therein. A first portion of the plurality of nanoparticles provides a conductor when subjected to a voltage and/or current pulse. A second portion of the plurality of the nanoparticles does not form a conductor when the voltage and or current pulse is applied to the first portion. The anisotropic conductor forms a conductive path between conductors of electronic devices, components, and systems, including microelectromechanical systems (MEMS) devices, components, and systems.Type: ApplicationFiled: March 7, 2014Publication date: September 18, 2014Applicant: Robert Bosch GmbHInventors: Ando Lars Feyh, Fabian Purkl, Ashwin K. Samarao, Gary Yama, Gary O'Brien
-
Publication number: 20140273440Abstract: A semiconductor device and a method of manufacture are provided. The semiconductor device includes one or more layers having channels adapted to carry signals or deliver power. The semiconductor device may include a signal channel and a power channel. The power channel may include power channel cross-sectional portions. A first conductor in the power channel may have a first cross-sectional area. A second conductor in the signal channel may have a second cross-sectional area. The second cross-sectional area may be smaller than the first cross-sectional area. The method of manufacture includes establishing a signal conductor layer including a signal channel and a power channel, introducing a first conductor in the power channel having a first cross-sectional area, and introducing a second conductor in the signal channel having a second cross-sectional area where the second cross-sectional area is smaller than the first cross-sectional area.Type: ApplicationFiled: March 15, 2013Publication date: September 18, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: David H. Allen, Douglas M. Dewanz, David P. Paulsen, John E. Sheets, II, Kelly L. Williams
-
Publication number: 20140264889Abstract: A semiconductor device and a method of manufacture are provided. The semiconductor device includes one or more layers having channels adapted to carry signals or deliver power. The semiconductor device may include at least two channels having a substantially equivalent cross-sectional area. Conductors in separate channels may have different cross-sectional areas. A spacer dielectric on a side of a channel may be included. The method of manufacture includes establishing a signal conductor layer including a first channel and a second channel having a substantially equivalent cross-sectional area, introducing a spacer dielectric on a side of the second channel, introducing a first conductor in the first channel having a first cross-sectional area, and introducing a second conductor in the second channel having a second cross-sectional area where the second cross-sectional area is smaller than the first cross-sectional area.Type: ApplicationFiled: March 12, 2013Publication date: September 18, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventor: INTERNATIONAL BUSINESS MACHINES CORPORATION
-
Publication number: 20140264926Abstract: A via opening comprising an etch stop layer (ESL) opening and methods of forming the same are provided which can be used in the back end of line (BEOL) process of IC fabrication. A metal feature is provided with a first part within a dielectric layer and with a top surface. An ESL is formed with a bottom surface of the ESL above and in contact with the dielectric layer, and a top surface of the ESL above the bottom surface of the ESL. An opening at the ESL is formed exposing the top surface of the metal feature; wherein the opening at the ESL has a bottom edge of the opening above the bottom surface of the ESL, a first sidewall of the opening at a first side of the metal feature, and a second sidewall of the opening at a second side of the metal feature.Type: ApplicationFiled: May 10, 2013Publication date: September 18, 2014Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventor: Taiwan Semiconductor Manufacturing Company, Ltd.
-
Patent number: 8835938Abstract: There is provided a nitride semiconductor light-emitting element including a transparent conductor, a first conductivity-type nitride semiconductor layer, a light-emitting layer, and a second conductivity-type nitride semiconductor layer, the first conductivity-type nitride semiconductor layer, the light-emitting layer, and the second conductivity-type nitride semiconductor layer being successively stacked on the transparent conductor. There is also provided a nitride semiconductor light-emitting element including a first transparent conductor, a metal layer, a second transparent conductor, a first conductivity-type nitride semiconductor layer, a light-emitting layer, and a second conductivity-type nitride semiconductor layer, the metal layer, the second transparent conductor, the first conductivity-type nitride semiconductor layer, the light-emitting layer, and the second conductivity-type nitride semiconductor layer being successively stacked on the first transparent conductor.Type: GrantFiled: August 28, 2007Date of Patent: September 16, 2014Assignee: Sharp Kabushiki KaishaInventor: Toshio Hata
-
Publication number: 20140252636Abstract: An interconnect structure and a method of forming an interconnect structure are disclosed. The interconnect structure includes a lower etch stop layer (ESL); a middle low-k (LK) dielectric layer over the lower ESL; a supporting layer over the middle LK dielectric layer; an upper LK dielectric layer over the supporting layer; an upper conductive feature in the upper LK dielectric layer, wherein the upper conductive feature is through the supporting layer; a gap along an interface of the upper conductive feature and the upper LK dielectric layer; and an upper ESL over the upper LK dielectric layer, the upper conductive feature, and the gap.Type: ApplicationFiled: March 8, 2013Publication date: September 11, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventor: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
-
Publication number: 20140253137Abstract: Methods and systems for the detection of defects in semiconductors, semiconductor devices, or substrates are provided. Semiconductors, semiconductor devices or substrates having novel test patterns and or designs are also provided. The semiconductors, semiconductor devices or substrates have a plurality of line patterns, which, in response to a responsive stimulus such as electron beam irradiation, produces a response. The responsive stimulus may include an electron beam irradiation, and the image data can be collected and processed to produce an image or images that indicate the presence or absence of surface and/or internal defects.Type: ApplicationFiled: March 8, 2013Publication date: September 11, 2014Applicant: MACRONIX INTERNATIONAL CO., LTD.Inventors: Yen Chuang, Che-Lun Hung, Hsiao-Leng Li
-
Publication number: 20140246764Abstract: A rolled-up transmission line structure for a radiofrequency integrated circuit (RFIC) comprises a multilayer sheet in a rolled configuration comprising multiple turns about a longitudinal axis, where the multilayer sheet comprises a conductive pattern layer on a strain-relieved layer. The conductive pattern layer comprises a first conductive film and a second conductive film separated from the first conductive film in a rolling direction. In the rolled configuration, the first conductive film surrounds the longitudinal axis, and the second conductive film surrounds the first conductive film. The first conductive film serves as a signal line and the second conductive film serves as a conductive shield for the rolled-up transmission line structure.Type: ApplicationFiled: October 10, 2013Publication date: September 4, 2014Inventors: Xiuling Li, Wen Huang
-
Patent number: 8822302Abstract: Methods of forming a storage node in a semiconductor device are provided. The method includes forming an interlayer insulation layer on a substrate, forming an etch stop layer and a first sacrificial layer on the interlayer insulation layer, patterning the first sacrificial layer and the etch stop layer to form a first sacrificial layer pattern and an etch stop layer pattern that define a storage node contact hole, forming a recessed first storage node conductive pattern that conformally covers a lower sidewall and a bottom surface of the storage node contact hole, forming a second storage node conductive pattern that includes a first portion surrounded by the recessed first storage node conductive pattern and a second portion conformally covering an upper sidewall of the storage node contact hole, and removing the first sacrificial layer pattern. The recessed first storage node conductive pattern and the second storage node conductive pattern constitute a storage node.Type: GrantFiled: December 31, 2013Date of Patent: September 2, 2014Assignee: SK Hynix Inc.Inventors: Han Sang Song, Jong Kook Park
-
Patent number: 8822335Abstract: A method for fabricating a semiconductor device includes forming a semiconductor structure having an open portion over a substrate, forming a sacrificial spacer on sidewalls of the open portion, forming a recessed first plug in the open portion, forming an air gap by removing the sacrificial spacer, forming a capping layer to expose the top surface of the recessed first plug and to cap the air gap, forming a protective layer over the capping layer and the recessed first plug, forming an ohmic contact layer over the protective layer, and forming a second plug over the ohmic contact layer.Type: GrantFiled: March 15, 2013Date of Patent: September 2, 2014Assignee: SK Hynix Inc.Inventors: Nam-Yeal Lee, Seung-Jin Yeom, Sung-Won Lim, Seung-Hee Hong, Hyo-Seok Lee
-
Publication number: 20140239512Abstract: Subject matter disclosed herein may relate to word line electrodes and/or digit line electrodes in a cross-point array memory device. One or more word line electrodes may be configured to form a socket area to provide connection points to drivers and/or other circuitry that may be located within a footprint of an array of memory cells.Type: ApplicationFiled: February 26, 2013Publication date: August 28, 2014Applicant: MICRON TECHNOLOGY, INC.Inventors: Fabio Pellizzer, Hernan A. Castro, Everardo Torres Flores
-
Publication number: 20140242793Abstract: According to one embodiment, a core material is ejected onto an object using an inkjet method to form a core pattern on the object, a mask pattern is formed on the object so as to embed the core pattern, and the core pattern which is embedded in the mask pattern is removed.Type: ApplicationFiled: July 30, 2013Publication date: August 28, 2014Applicant: KABUSHIKI KAISHA TOSHIBAInventor: Tomoyuki TAKEISHI
-
Patent number: 8815723Abstract: A method of forming an image sensor device includes forming a light sensing region at a front surface of a silicon substrate and a patterned metal layer there over. Thereafter, the method also includes performing an ion implantation process to the back surface of the silicon substrate and performing a green laser annealing process to the implanted back surface of the silicon substrate. The green laser annealing process uses an annealing temperature greater than or equal to about 1100° C. for a duration of about 100 to about 400 nsec. After performing the green laser annealing process, a silicon polishing process is performed on the back surface of the silicon substrate.Type: GrantFiled: December 22, 2011Date of Patent: August 26, 2014Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Shou Shu Lu, Hsun-Ying Huang, I-Chang Lin, Chia-Chi Hsiao, Yung-Cheng Chang
-
Patent number: 8816515Abstract: There is provided a semiconductor module capable of being easily manufactured and a manufacturing method thereof, the semiconductor module including a module substrate on which at least one electronic element is mounted, at least one external connection terminal fastened to the module substrate, and a case formed by coupling a first case and a second case, wherein the first case and the second case accommodate the module substrate at both ends of the module substrate and are coupled to each other.Type: GrantFiled: February 27, 2013Date of Patent: August 26, 2014Assignee: Samsung Electro-Mechanics Co., Ltd.Inventors: Young Ki Lee, Kwang Soo Kim, Young Hoon Kwak, Sun Woo Yun
-
Semiconductor method and device of forming a fan-out PoP device with PWB vertical interconnect units
Patent number: 8810024Abstract: A semiconductor device has a carrier with a die attach area. A semiconductor die is mounted to the die attach area with a back surface opposite the carrier. A modular interconnect unit is mounted over the carrier and around or in a peripheral region around the semiconductor die such that the modular interconnect unit is offset from the back surface of the semiconductor die. An encapsulant is deposited over the carrier, semiconductor die, and modular interconnect unit. A first portion of the encapsulant is removed to expose the semiconductor die and a second portion is removed to expose the modular interconnect unit. The carrier is removed. An interconnect structure is formed over the semiconductor die and modular interconnect unit. The modular interconnect unit includes a vertical interconnect structures or bumps through the semiconductor device. The modular interconnect unit forms part of an interlocking pattern around the semiconductor die.Type: GrantFiled: March 23, 2012Date of Patent: August 19, 2014Assignee: STATS ChipPAC Ltd.Inventors: Yaojian Lin, Pandi Chelvam Marimuthu, Kang Chen, Yu Gu -
Publication number: 20140225058Abstract: To provide a rectifying device equipped with a carrier transporter excellent in high frequency responsiveness and heat resistance, an electronic circuit using the same, and a method of manufacturing the rectifying device. The rectifying device includes a pair of electrodes, and a carrier transporter arranged between the pair of electrodes and composed of one or multiple carbon nanotubes. In order that a first interface between one electrode of the pair of electrodes and the carrier transporter and a second interface between the other electrode of the pair of electrodes and the carrier transporter may have different barrier levels, connection configuration of them are made different.Type: ApplicationFiled: April 22, 2014Publication date: August 14, 2014Applicant: FUJI XEROX CO., LTD.Inventors: Shinsuke OKADA, Masaki HIRAKATA, Chikara MANABE, Kazunori ANAZAWA, Taishi SHIGEMATSU, Miho WATANABE, Kentaro KISHI, Takashi ISOZAKI, Shigeki OOMA, Hiroyuki WATANABE
-
Patent number: 8796135Abstract: A microelectronic unit includes a microelectronic element, e.g., an integrated circuit chip, having a semiconductor region of monocrystalline form. The semiconductor region has a front surface extending in a first direction, an active circuit element adjacent the front surface, a rear surface remote from the front surface, and a conductive via which extends towards the rear surface. The conductive via can be insulated from the semiconductor region by an inorganic dielectric layer. An opening can extend from the rear surface partially through a thickness of the semiconductor region, with the opening and the conductive via having respective widths in the first direction. The width of the opening may be greater than the width of the conductive via where the opening meets the conductive via.Type: GrantFiled: July 23, 2010Date of Patent: August 5, 2014Assignee: Tessera, Inc.Inventors: Vage Oganesian, Belgacem Haba, Ilyas Mohammed, Craig Mitchell, Piyush Savalia
-
Patent number: 8796137Abstract: A semiconductor device has a first semiconductor die with a sloped side surface. The first semiconductor die is mounted to a temporary carrier. An RDL extends from a back surface of the first semiconductor die along the sloped side surface of the first semiconductor die to the carrier. An encapsulant is deposited over the carrier and a portion of the RDL along the sloped side surface. The back surface of the first semiconductor die and a portion of the RDL is devoid of the encapsulant. The temporary carrier is removed. An interconnect structure is formed over the encapsulant and exposed active surface of the first semiconductor die. The RDL is electrically connected to the interconnect structure. A second semiconductor die is mounted over the back surface of the first semiconductor die. The second semiconductor die has bumps electrically connected to the RDL.Type: GrantFiled: June 24, 2010Date of Patent: August 5, 2014Assignee: STATS ChipPAC, Ltd.Inventors: Reza A. Pagaila, Yaojian Lin, Jun Mo Koo
-
Patent number: 8790953Abstract: The surface of silicon is textured to create black silicon on a nano-micro scale by electrochemical reduction of a silica layer on silicon in molten salts. The silica layer can be a coating, or a layer caused by the oxidation of the silicon.Type: GrantFiled: June 27, 2011Date of Patent: July 29, 2014Inventors: Derek John Fray, Eimutis Juzeliunas
-
Publication number: 20140203441Abstract: Possible to form an opening having a sufficient opening diameter in a region sandwiched between a pair of bit lines and thereby provide a semiconductor device in which a high-quality contact using the opening is formed. The semiconductor device includes a first conductive layer, a first interlayer insulating film, a bit line, a first insulating film, a second interlayer insulating film, and a second conductive layer. The first insulating film that covers a side surface of the bit line has a portion perpendicular to a main surface of a semiconductor substrate in a region lower than a position lower than an uppermost portion of the first insulating film by a thickness, in a direction along the main surface of the semiconductor substrate, of the first insulating film that covers the side surface of the bit line at a lowermost portion of the bit line.Type: ApplicationFiled: January 15, 2014Publication date: July 24, 2014Applicant: Renesas Electronics CorporationInventor: Yukio MAKI
-
Patent number: 8786093Abstract: An embodiment of the invention provides a chip package which includes: a substrate; a device region disposed in or on the substrate; a signal pad disposed in or on the substrate and electrically connected to the device region; a ground pad disposed in or on the substrate; a signal bump disposed on a surface of the substrate, wherein the signal bump is electrically connected to the signal pad through a signal conducting layer; a ground conducting layer disposed on the surface of the substrate and electrically connected to the ground pad; and a protection layer disposed on the surface of the substrate, wherein the protection layer completely covers the entire side terminals of the signal conducting layer and partially covers the ground conducting layer such that a side terminal of the ground conducting layer is exposed on a side of the substrate.Type: GrantFiled: January 26, 2012Date of Patent: July 22, 2014Inventors: Chia-Sheng Lin, Tzu-Hsiang Hung
-
Patent number: 8786094Abstract: Semiconductor devices and methods of manufacture thereof are disclosed. In one embodiment, a semiconductor device includes a workpiece and a plurality of first conductive lines disposed over the workpiece in a metallization layer. A plurality of second conductive lines is disposed over the workpiece in the metallization layer. The plurality of second conductive lines comprises a greater vertical height in a cross-sectional view of the workpiece than a vertical height of the plurality of first conductive lines.Type: GrantFiled: July 2, 2012Date of Patent: July 22, 2014Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Chung-Min Fu, Wen-Hao Chen, Dian-Hau Chen
-
Patent number: 8778790Abstract: A rewiring is formed by forming a Cu seed layer of copper over an opening and insulating films, forming a photoresist film over the Cu seed layer, a step of forming copper film by plating-growth over the Cu seed layer, and forming a Ni film. After forming an Au film in an opening (pad region) over the rewiring, the photoresist film is removed and passivation processing is performed on the Ni film. Then, the Cu seed layer other than the formation region of the rewiring is etched. According to these steps, a passivation film is formed on the surface of the Ni film and the reduction in film thickness of the Ni film by the etching can be reduced. Furthermore, it is possible to reduce trouble due to distortion of a substrate resulting from an increase in thickness of the Ni film in view of reduction in film thickness.Type: GrantFiled: January 27, 2012Date of Patent: July 15, 2014Assignee: Renesas Electronics CorporationInventors: Tota Maitani, Yutaro Ebata
-
Patent number: 8778798Abstract: An electronic device package is disclosed. The package includes at least one semiconductor chip having a first surface and a second surface opposite thereto, in which at least one redistribution layer is disposed on the first surface of the semiconductor chip and is electrically connected to at least one conductive pad structure. At least one abut portion is disposed on the redistribution layer and electrically contacting thereto. A passivation layer covers the first surface of the semiconductor chip and surrounds the abut portion. A substrate is attached onto the second surface of the semiconductor chip. A fabrication method of the electronic device package is also disclosed.Type: GrantFiled: March 12, 2014Date of Patent: July 15, 2014Inventors: Shu-Ming Chang, Bai-Yao Lou, Ying-Nan Wen, Chien-Hung Liu
-
Patent number: 8779574Abstract: A semiconductor die that includes a plurality of non-metallic slots that extend through a current routing line is disclosed. The semiconductor die comprises a semiconductor circuit that includes a plurality of semiconductor components and a current trace line that is coupled to a first semiconductor component. Further, the semiconductor die comprises a current routing line that is coupled with the current trace line. The current routing line includes a plurality of non-metallic slots that extend through the current routing line.Type: GrantFiled: April 1, 2013Date of Patent: July 15, 2014Assignee: Western Digital Technologies, Inc.Inventors: John R. Agness, Mingying Gu
-
Publication number: 20140191417Abstract: A multi-chip package is disclosed that has a construction capable of preventing and/or reducing electrical shorts caused by shifts in bond wires. The multi-chip package includes a die attach formed between connection points of a bond wire. The die attach is made of a non-conductive material and can be constructed so as to support or encompass a portion of the bond wire. By contacting the bond wire, the die attach restricts the motion of the bond wire by acting as a physical barrier to the bond wire's movement and/or as a source of friction. In this manner, undesired position shifts of the bond wires can be prevented, reducing device failures and allowing for improved manufacturing allowances.Type: ApplicationFiled: January 7, 2013Publication date: July 10, 2014Applicant: Spansion LLCInventors: Kiah Ling Tan, Sally Yin Lye Foong, Lee Changhak, Chin Nguk Lai
-
Publication number: 20140191413Abstract: A cutout (11), which penetrates the semiconductor body, is present in the semiconductor body (1). A conductor layer (6), which is electrically conductively connected to a metal plane (3) on or over the semiconductor body, screens the semiconductor body electrically from the cutout. The conductor layer can be metal, optionally with a barrier layer (6a), or a doped region of the semiconductor body.Type: ApplicationFiled: May 16, 2012Publication date: July 10, 2014Applicant: ams AGInventors: Rainer Minixhofer, Ewald StĂĽckler, Martin Schrems, GĂĽnther Koppitsch, Jochen Kraft, Jordi Teva
-
Publication number: 20140183536Abstract: A thin film transistor array panel according to an exemplary embodiment of the present invention includes: an insulation substrate; a thin film transistor disposed on the insulation substrate, wherein the thin film transistor includes a first electrode; a first contact hole pattern having a first width, wherein the first contact hole pattern exposes a portion of the first electrode, and a first contact hole to expose the portion of the first electrode, wherein an inner sidewall of the first contact hole pattern constitutes a first portion of the first contact hole.Type: ApplicationFiled: June 11, 2013Publication date: July 3, 2014Inventors: Sung Kyun Park, Jeong Min Park, Jung-Soo Lee, Jin Ho Ju
-
Patent number: 8765511Abstract: A method for manufacturing a semiconductor device including at least one of the following steps: (1) Forming a lower electrode pattern on/over a substrate. (2) Forming a first interlayer insulating layer on the lower electrode pattern. (3) Forming an upper electrode pattern on the first interlayer insulating layer. (4) Forming a passivation layer on a side of the upper electrode pattern. (5) Forming a second interlayer insulating layer on the upper electrode pattern. (6) Etching the second interlayer insulating layer to form a cavity which exposes the passivation layer. (7) Forming a contact ball in the cavity.Type: GrantFiled: March 14, 2013Date of Patent: July 1, 2014Assignee: Dongbu HiTek Co., Ltd.Inventors: Chung Kyung Jung, Sung Wook Joo
-
Patent number: 8765604Abstract: The disclosure relates to a method of fabricating an interconnection structure of an integrated circuit, comprising the steps of: forming a first conductive element within a first dielectric layer; depositing a first etch stop layer above the first conductive element and the first dielectric layer; forming an opening in the first etch stop layer above the first conductive element, to form a first connection area; depositing a second dielectric layer above the etch stop layer and above the first conductive element in the connection area; etching the second dielectric layer to form at least one hole which is at least partially aligned with the connection area; and filling the hole with a conductive material to form a second conductive element in electrical contact with the first conductive element.Type: GrantFiled: December 15, 2011Date of Patent: July 1, 2014Assignee: STMicroelectronics (Crolles 2) SASInventor: Patrick Vannier
-
Publication number: 20140175659Abstract: This technology provides a semiconductor device and a method of fabricating the same, which may reduce parasitic capacitance between adjacent conductive structures. The method of fabricating a semiconductor device may include forming a plurality of bit line structures over a substrate, forming contact holes between the bit line structures, forming sacrificial spacers over sidewalls of the contact holes, forming first plugs recessed into the respective contact holes, forming air gaps by removing the sacrificial spacers, forming capping structures capping the air gaps while exposing top surfaces of the first plugs, and forming second plugs over the first plugs.Type: ApplicationFiled: March 13, 2013Publication date: June 26, 2014Inventors: Nam-Yeal LEE, Seung-Jin YEOM, Sung-Won LIM, Seung-Hee HONG, Hyo-Seok LEE, Dong-Seok KIM, Seung-Bum KIM, Sei-Jin KIM
-
Publication number: 20140179101Abstract: A method for fabricating a semiconductor device includes forming a semiconductor structure having an open portion over a substrate, forming a sacrificial spacer on sidewalls of the open portion, forming a recessed first plug in the open portion, forming an air gap by removing the sacrificial spacer, forming a capping layer to expose the top surface of the recessed first plug and to cap the air gap, forming a protective layer over the capping layer and the recessed first plug, forming an ohmic contact layer over the protective layer, and forming a second plug over the ohmic contact layer.Type: ApplicationFiled: March 15, 2013Publication date: June 26, 2014Applicant: SK HYNIX INC.Inventors: Nam-Yeal LEE, Seung-Jin YEOM, Sung-Won LIM, Seung-Hee HONG, Hyo-Seok LEE
-
Publication number: 20140179102Abstract: A method for fabricating a semiconductor device includes forming a plurality of bit line structures over a substrate, forming contact holes between the bit line structures, forming sacrificial spacers on sidewalls of the contact holes, forming first plugs recessed inside the contact holes, forming air gaps by removing the sacrificial spacers, forming conductive capping layers capping the first plugs and the air gaps, and forming second plugs over the conductive capping layers.Type: ApplicationFiled: March 16, 2013Publication date: June 26, 2014Applicant: SK hynix Inc.Inventors: Yong-Soo JOUNG, Hyung-Kyun KIM, Jae-Soo KIM, Dong-Gun HWANG, Kyoung YOO
-
Publication number: 20140167191Abstract: A method of centering a contact on a layer of a magnetic memory device. In one embodiment, a spacers is formed in an opening surrounding the upper layer and the contact is formed within the spacer. The spacer is formed from an anisotropically etched conformal layer deposited on an upper surface and into the opening.Type: ApplicationFiled: December 20, 2011Publication date: June 19, 2014Inventors: Brian S. Doyle, Yong Ju Lee, Charles C. Kuo, David L. Kencke, Kaan Oguz, Roksana Golizadeh Mojarad, Uday Shah
-
Publication number: 20140167224Abstract: A semiconductor device includes a semiconductor chip including a first main face and a second main face. The second main face is the backside of the semiconductor chip. The second main face includes a first region and a second region. The second region is a peripheral region of the second main face and the level of the first region and the level of the second region are different. The first region may be filled with metal and may be planarized to the same level as the second region.Type: ApplicationFiled: December 14, 2012Publication date: June 19, 2014Applicant: INFINEON TECHNOLOGIES AGInventors: Manfred Schneegans, Bernhard Weidgans, Franco Mariani, Alexander Heinrich
-
Publication number: 20140167253Abstract: Semiconductor devices, methods of manufacture thereof, and packaged semiconductor devices are disclosed. In one embodiment, a semiconductor device includes a substrate and conductive traces disposed over the substrate. Each of the conductive traces has a bottom region proximate the substrate and a top region opposite the bottom region. The top region has a first width and the bottom region has a second width. The second width is greater than the first width.Type: ApplicationFiled: December 18, 2012Publication date: June 19, 2014Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventor: Taiwan Semiconductor Manufacturing Company, Ltd.
-
Patent number: 8754530Abstract: A method for fabricating a transistor having self-aligned borderless electrical contacts is disclosed. A gate stack is formed on a silicon region. An off-set spacer is formed surrounding the gate stack. A sacrificial layer that includes a carbon-based film is deposited overlying the silicon region, the gate stack, and the off-set spacer. A pattern is defined in the sacrificial layer to define a contact area for the electrical contact. The pattern exposes at least a portion of the gate stack and source/drain. A dielectric layer is deposited overlying the sacrificial layer that has been patterned and the portion of the gate stack that has been exposed. The sacrificial layer that has been patterned is selectively removed to define the contact area at the height that has been defined. The contact area for the height that has been defined is metalized to form the electrical contact.Type: GrantFiled: August 18, 2008Date of Patent: June 17, 2014Assignee: International Business Machines CorporationInventors: Katherina E. Babich, Josephine B. Chang, Nicholas C. Fuller, Michael A. Guillorn, Isaac Lauer, Michael J. Rooks
-
Patent number: 8754503Abstract: The present invention provides a strip plate structure and a method for manufacturing the same. The strip plate structure comprises a strip plate array, which comprises a plurality of strip plates arranged with spacing in a predetermined direction on a same plane, wherein each of the strip plates has a first surface and a second surface opposite to the first surface and the strip plate array is arranged on a plane parallel to the first surface of the strip plates; a plurality of strip sheets which connect neighboring ones of the strip plates; flexible material layers, which are located on at least a portion of the surfaces of the strip sheets and/or on at least a portion of the surfaces of the strip plates.Type: GrantFiled: January 23, 2012Date of Patent: June 17, 2014Assignee: Sunovel Suzhou Technologies Ltd.Inventors: Huilong Zhu, Zhijiong Luo, Haizhou Yin
-
Patent number: 8748310Abstract: A method for producing a metal contact structure of a photovoltaic solar cell, including: applying an electrically non-conductive insulating layer to a semiconductor substrate, applying a metal contact layer to the insulating layer, and generating a plurality of local electrically conductive connections between the semiconductor substrate and the contact layer right through the insulating layer. The metal contact layer is formed using two pastes containing metal particles: the first paste containing metal particles is applied to local regions, and the second paste containing metal particles is applied covering at least the regions covered with the first paste and partial regions located therebetween.Type: GrantFiled: June 16, 2011Date of Patent: June 10, 2014Assignee: Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung E.V.Inventors: Daniel Biro, Benjamin Thaidigsmann, Florian Clement, Robert Woehl, Edgar-Allan Wotke
-
Patent number: 8748312Abstract: A method of manufacturing a substrate for mounting an electronic device, includes forming at least one through-hole in a plate-shaped substrate body in a thickness direction thereof. An electrode substrate having at least one core on an upper surface thereof is formed such that the at least one core corresponds to the at least one through-hole. The electrode substrate is coupled to the substrate body by inserting the at least one core into the at least one through-hole. A portion of the coupled electrode substrate is removed except for the at least one core.Type: GrantFiled: December 20, 2012Date of Patent: June 10, 2014Assignee: Samsung Electronics Co., Ltd.Inventors: Jong Wan Seo, Hyung Kun Kim
-
Patent number: 8742602Abstract: A die assembly includes a die mounted to a support, in which the support has interconnect pedestals formed at bond pads, and the die has interconnect terminals projecting beyond a die edge into corresponding pedestals. Also, a support has interconnect pedestals. Also, a method for electrically interconnecting a die to a support includes providing a support having interconnect pedestals formed at bond pads on the die mount surface of the support, providing a die having interconnect terminals projecting beyond a die edge, positioning the die in relation to the support such that the terminals are aligned with the corresponding pedestals, and moving the die and the support toward one another so that the terminals contact the respective pedestals.Type: GrantFiled: March 12, 2008Date of Patent: June 3, 2014Assignee: Invensas CorporationInventors: Terrence Caskey, Lawrence Douglas Andrews, Jr., Scott McGrath, Simon J. S. McElrea, Yong Du, Mark Scott
-
Patent number: 8742526Abstract: A photoelectric conversion device including a substrate, a photoelectric conversion element including a first electrode, a second electrode and an organic compound layer and a sealing member that are disposed in this order. When a cross section of the photoelectric conversion device in a thickness direction is observed with the sealing member being placed at an upper side, a bonding member seals the organic compound layer at an outside thereof. An output electrode on the sealing member has a protrusion. A side conductive portion is electrically connected with the protrusion in an up-and-down direction. A substrate conductive member electrically connected with the first electrode and the second electrode extends to an outside of the bonding member. An electrical connecting member electrically connects the side conductive portion to the substrate conductive member at a further outside of the bonding member.Type: GrantFiled: March 15, 2011Date of Patent: June 3, 2014Assignee: Idemitsu Kosan Co., Ltd.Inventors: Hiroyuki Iwabuchi, Chishio Hosokawa, Ryo Naraoka
-
Patent number: 8741767Abstract: A semiconductor device includes a semiconductor substrate including a cell region and a core region adjacent to the cell region, active regions in the cell region and the core region, an interlayer insulating layer covering the active regions, upper cell contacts penetrating the interlayer insulating layer in the cell region, the upper cell contacts being adjacent to each other along a first direction and being electrically connected to the active regions, and core contacts penetrating the interlayer insulating layer in the active regions of the core region, the core contacts being adjacent to each other along the first direction and including upper connection core contacts electrically connected to the active regions, and dummy contacts adjacent to the upper connection core contacts, the dummy contacts being insulated from the active regions.Type: GrantFiled: November 27, 2013Date of Patent: June 3, 2014Assignee: Samsung Electronics Co., Ltd.Inventors: Yoonmoon Park, Jae-Hwang Sim, Se-Young Park, Keonsoo Kim, Jaehan Lee, Seungwon Seong
-
Patent number: 8741774Abstract: A method for producing an electrical feedthrough in a substrate includes: forming a first printed conductor on a first side of a substrate which electrically connects a first contact area of the substrate on the first side; forming a second printed conductor on a second side of a substrate which electrically connects a second contact area of the substrate on the second side; forming an annular trench in the substrate, a substrate punch being formed which extends from the first contact area to the second contact area; and selectively depositing an electrically conductive layer on an inner surface of the annular trench, the substrate punch being coated with an electrically conductive layer and remaining electrically insulated from the surrounding substrate due to the annular trench.Type: GrantFiled: October 24, 2012Date of Patent: June 3, 2014Assignee: Robert Bosch GmbHInventors: Jochen Reinmuth, Yvonne Bergmann
-
Patent number: 8741751Abstract: A method of fabricating a semiconductor device is disclosed. A first contact layer of the semiconductor device is fabricated. An electrical connection is formed between a carbon nanotube and the first contact layer by electrically coupling of the carbon nanotube and a second contact layer. The first contact layer and second contact layer may be electrically coupled.Type: GrantFiled: August 10, 2012Date of Patent: June 3, 2014Assignee: International Business Machines CorporationInventors: Qing Cao, Aaron D. Franklin, Joshua T. Smith