Patents Examined by Sheikh Maruf
  • Patent number: 11361988
    Abstract: A method for forming a staircase structure of 3D memory, including: forming an alternating layer stack comprising a plurality of dielectric layer pairs disposed over a substrate; forming a first mask stack over the alternating layer stack; patterning the first mask stack to define a staircase region comprising a number of N sub-staircase regions over the alternating layer stack using a lithography process and N is greater than 1; forming a first staircase structure over the staircase region, the first staircase structure has a number of M steps at each of the staircase regions and M is greater than 1; and forming a second staircase structure on the first staircase structure, the second staircase structure has a number of 2*N*M steps at the staircase region.
    Type: Grant
    Filed: November 24, 2020
    Date of Patent: June 14, 2022
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventor: Yu Ting Zhou
  • Patent number: 11362204
    Abstract: A thyristor is formed from a vertical stack of first, second, third, and fourth semiconductor regions of alternated conductivity types. The fourth semiconductor region is interrupted in a gate area of the thyristor. The fourth semiconductor region is further interrupted in a continuous corridor that extends longitudinally from the gate area towards an outer lateral edge of the fourth semiconductor region. A gate metal layer extends over the gate area of the thyristor. A cathode metal layer extends over the fourth semiconductor region but not over the continuous corridor.
    Type: Grant
    Filed: December 6, 2019
    Date of Patent: June 14, 2022
    Assignee: STMicroelectronics (Tours) SAS
    Inventors: Samuel Menard, Lionel Jaouen
  • Patent number: 11347210
    Abstract: A method and a system for developing semiconductor device fabrication processes are provided. The developments of vertical and lateral semiconductor device fabrication processes can be integrated in the system. First, according to a target semiconductor device and a specification thereof, an initial target model and a general database are captured. The initial target model and the general database are compared to obtain a corresponding relationship. According to the corresponding relationship, multiple fixed fabrication parameters of the general database are applied to the initial target model, such that at least one adjustable parameter is defined. Thereafter, the parameter is set according to a setting instruction received through a user interface to produce a target model to be simulated. A simulation test is performed with the target model, and the adjustable parameter is modified until the simulation result of the target model satisfies a standard result.
    Type: Grant
    Filed: December 3, 2019
    Date of Patent: May 31, 2022
    Assignee: AlCP TECHNOLOGY CORPORATION
    Inventor: Kei-Kang Hung
  • Patent number: 11335875
    Abstract: A quantum dot display substrate, a method for manufacturing a quantum dot display substrate and a display device are provided. The method includes: forming a carrier transport layer on a substrate; forming a quantum dot layer emitting light of a corresponding color in each of the pixel regions, and forming the quantum dot layer includes: forming a pattern-defining layer on the carrier transport layer, the pattern-defining layer exposes a portion of the carrier transport layer in the pixel region and covers remaining portion of the carrier transport layer, hydrophilicity and hydrophobicity of the pattern-defining layer are respectively opposite to those of the exposed portion of the carrier transport layer; coating a quantum dot solution, hydrophilicity and the hydrophobicity of the quantum dot solution are respectively the same as those of the exposed portion of the carrier transport layer; and curing the quantum dot solution.
    Type: Grant
    Filed: June 22, 2020
    Date of Patent: May 17, 2022
    Assignee: BOE TECHNOLOGY GROUP CO., LTD.
    Inventor: Wenhai Mei
  • Patent number: 11335806
    Abstract: A semiconductor device structure is provided. The semiconductor device structure includes a substrate, a first fin structure over the substrate, and a FeFET device over a first region of the substrate. The FeFET includes a first gate stack across the first fin structure. The semiconductor device structure also includes first gate spacer layers alongside the first gate stack, and a ferroelectric layer over the first gate stack. At least a portion of the ferroelectric layer is located between upper portions of the first gate spacer layers and is adjacent to the first gate stack.
    Type: Grant
    Filed: August 11, 2020
    Date of Patent: May 17, 2022
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Sai-Hooi Yeong, Chi-On Chui, Chien-Ning Yao
  • Patent number: 11335690
    Abstract: Apparatuses and methods to provide a patterned substrate are described. A plurality of patterned and spaced first lines and carbon material lines and formed on the substrate surface by selectively depositing and etching films extending in a first direction and films extending in a second direction that crosses the first direction to pattern the underlying structures.
    Type: Grant
    Filed: January 12, 2021
    Date of Patent: May 17, 2022
    Assignee: Applied Materials, Inc.
    Inventors: Tejinder Singh, Takehito Koshizawa, Abhijit Basu Mallick, Pramit Manna, Nancy Fung, Eswaranand Venkatasubramanian, Ho-yung David Hwang, Samuel E. Gottheim
  • Patent number: 11322545
    Abstract: Devices and methods are provided. In one aspect, a device for driving a memristor array includes a substrate including a well having a bottom layer, a first wall and a second wall. The substrate is formed of a strained layer of a first semiconductor material. A vertical JFET is formed in the well. The vertical JFET includes a vertical gate region formed in a middle portion of the well with a gate region height less than a depth of the well. A channel region is formed of an epitaxial layer of a second semiconductor wrapped around the vertical gate region. Vertical source regions are formed on both sides of a first end of the vertical gate region, and vertical drain regions are formed on both sides of a second end of the vertical gate region.
    Type: Grant
    Filed: April 27, 2018
    Date of Patent: May 3, 2022
    Assignee: Hewlett Packard Enterprise Development LP
    Inventors: Amit S. Sharma, John Paul Strachan, Martin Foltin
  • Patent number: 11322393
    Abstract: A method includes depositing a second dielectric layer over a first dielectric layer, depositing a third dielectric layer over the second dielectric layer, patterning a plurality of first openings in the third dielectric layer, etching the second dielectric layer through the first openings to form second openings in the second dielectric layer, performing a plasma etching process directed at the second dielectric layer from a first direction, the plasma etching process extending the second openings in the first direction, and etching the first dielectric layer through the second openings to form third openings in the first dielectric layer.
    Type: Grant
    Filed: December 14, 2020
    Date of Patent: May 3, 2022
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yi-Nien Su, Shu-Huei Suen, Jyu-Horng Shieh, Ru-Gun Liu
  • Patent number: 11322519
    Abstract: A semiconductor includes a ferroelectric layer, a first semiconductor layer, a first gate, a second semiconductor layer, a second gate and contact structures. The ferroelectric layer has a first surface and a second surface opposite to the first surface. The first semiconductor layer is disposed on the first surface of the ferroelectric layer. The first gate is disposed on the first semiconductor layer over the first surface. The second semiconductor layer is disposed on the second surface of the ferroelectric layer. The second gate is disposed on the second semiconductor layer over the second surface. The contacts structures are connected to the first semiconductor layer and the second semiconductor layer.
    Type: Grant
    Filed: September 23, 2020
    Date of Patent: May 3, 2022
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Gerben Doornbos, Mauricio Manfrini
  • Patent number: 11322561
    Abstract: The present disclosure provides a photoresist composition, a pixel definition layer, a display substrate and a method for preparing the same, and a display device. The photoresist composition includes: 5 to 25 wt % of polymethacrylate; 1 to 15 wt % of a lyophobic compound; 1 to 5 wt % of a temperature sensitive polymer; 0.5 to 2 wt % of a photoinitiator; and 0.1 to 1 wt % of a monomer.
    Type: Grant
    Filed: April 25, 2019
    Date of Patent: May 3, 2022
    Assignees: HEFEI XINSHENG OPTOELECTRONICS TECHNOLOGY CO., LTD., BOE TECHNOLOGY GROUP CO., LTD.
    Inventors: Wei Li, Jingjing Xia, Bin Zhou, Jun Cheng, Yingbin Hu, Wei Song, Guangyao Li, Biao Luo
  • Patent number: 11309385
    Abstract: Transistor structures and methods of forming transistor structures are provided. The transistor structures include alternating layers of a first epitaxial material and a second epitaxial material. In some embodiments, one of the first epitaxial material and the second epitaxial material may be removed for one of an n-type or p-type transistor. A bottommost layer of the first epitaxial material and the second epitaxial material maybe be removed, and sidewalls of one of the first epitaxial material and the second epitaxial material may be indented or recessed.
    Type: Grant
    Filed: July 27, 2020
    Date of Patent: April 19, 2022
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Cheng-Yi Peng, Hung-Li Chiang, Yu-Lin Yang, Chih Chieh Yeh, Yee-Chia Yeo, Chi-Wen Liu
  • Patent number: 11309197
    Abstract: An example of a method of micro-transfer printing comprises providing a micro-transfer printable component source wafer, providing a stamp comprising a body and spaced-apart posts, and providing a light source for controllably irradiating each of the posts with light through the body. Each of the posts is contacted to a component to adhere the component thereto. The stamp with the adhered components is removed from the component source wafer. The selected posts are irradiated through the body with the light to detach selected components adhered to selected posts from the selected posts, leaving non-selected components adhered to non-selected posts. In some embodiments, using the stamp, the selected components are adhered to a provided destination substrate. In some embodiments, the selected components are discarded. An example micro-transfer printing system comprises a stamp comprising a body and spaced-apart posts and a light source for selectively irradiating each of the posts with light.
    Type: Grant
    Filed: November 1, 2019
    Date of Patent: April 19, 2022
    Assignee: X Display Company Technology Limited
    Inventors: Erich Radauscher, Ronald S. Cok, Christopher Andrew Bower, Matthew Alexander Meitl
  • Patent number: 11309427
    Abstract: The present disclosure relates to a thin film transistor and a manufacturing method thereof. The thin film transistor includes a substrate, a first semiconductor layer, a gate dielectric layer, and a gate electrode sequentially stacked on the substrate, the first semiconductor layer has a first portion located in a channel region of the thin film transistor and a second portion in source/drain regions of the thin film transistor and located on both sides of the first portion, the second portion and first sub-portions of the first portion adjacent to the second portion include an amorphous semiconductor material, a second sub-portion of the first portion between the first sub-portions includes a polycrystalline semiconductor material, and a second semiconductor layer located in the source/drain regions and in contact with the second portion, wherein a conductivity of the second semiconductor layer is higher than a conductivity of the amorphous semiconductor material.
    Type: Grant
    Filed: March 4, 2019
    Date of Patent: April 19, 2022
    Assignee: BOE TECHNOLOGY GROUP CO., LTD.
    Inventors: Zhi Wang, Guangcai Yuan, Feng Guan, Chen Xu, Xueyong Wang, Jianhua Du, Chao Li, Lei Chen
  • Patent number: 11302844
    Abstract: A laser light is used to modify the surface of the gallium semiconductor layer of an LED. The parameters of the laser are selected so that the laser interacts with the gallium semiconductor layer in a desired manner to yield the desired surface properties. For example, if a particular surface roughness is desired, the power of the laser light is selected so that the laser light penetrates the gallium semiconductor layer to a depth matching the desired surface roughness. The same principles can also be applied in a process that creates features such as trenches, pits, lenses, and mirrors on the gallium semiconductor layer of an LED. The laser projector is operated to irradiate a region of the gallium semiconductor layer to create a region of metallic gallium. The desired surface roughness and the different features can advantageously improve the beam collimation, light extraction, and other properties of the LED.
    Type: Grant
    Filed: November 5, 2020
    Date of Patent: April 12, 2022
    Assignee: Facebook Technlogies, LLC
    Inventors: Allan Pourchet, Vincent Brennan
  • Patent number: 11294228
    Abstract: Provided is a light-emitting device that makes it possible to emit, with high efficiency, light having higher uniformity. The light-emitting device includes a light source, a wavelength conversion unit, and a wall member. The light source is disposed on a substrate. The wavelength conversion unit includes a wavelength conversion member and a transparent member that contains the wavelength conversion member therein. The wavelength conversion member is disposed to face the light source in a thickness direction and converts first wavelength light from the light source to second wavelength light. The wall member is provided on a substrate and surrounds the light source in a plane that is orthogonal to the thickness direction. A region occupied by the wavelength conversion member is wider than a region surrounded by the wall member, and entirely overlaps with the region surrounded by the wall member in the thickness direction.
    Type: Grant
    Filed: November 19, 2020
    Date of Patent: April 5, 2022
    Assignee: Saturn Licensing LLC
    Inventor: Tomoharu Nakamura
  • Patent number: 11296221
    Abstract: A power semiconductor device includes: a semiconductor layer including a main cell region, a sensor region, and an insulation region between the main cell region and the sensor region; a plurality of power semiconductor transistors disposed on the main cell region; a plurality of current sensor transistors disposed on the sensor region; and a protection resistance layer disposed on the semiconductor layer across the insulation region so that at least a portion of the plurality of power semiconductor transistors and at least a portion of the plurality of current sensor transistors are connected to each other under an abnormal operation condition.
    Type: Grant
    Filed: April 30, 2020
    Date of Patent: April 5, 2022
    Assignee: HYUNDAI MOBIS CO., LTD.
    Inventors: Ju-Hwan Lee, Tae-Young Park, Seong-hwan Yun
  • Patent number: 11276764
    Abstract: A device including a semiconductor die, a first contact, a second contact, a third contact, a first passivation layer, a second passivation layer and an interconnect metal. The semiconductor die may include a plurality of semiconductor layers disposed on a GaAs substrate. The first contact may be electrically coupled to a semiconductor emitter layer. The second contact may be electrically coupled to a semiconductor base layer. The third contact may be electrically coupled to a semiconductor sub-collector layer. The first passivation layer may cover one or more of the semiconductor and the contacts. The first passivation layer may comprise an inorganic insulator. The second passivation layer may comprise an inorganic insulator or organic polymer with low dielectric constant deposited on the passivation layer. The interconnect metal may be coupled to the first contact and separated from the first passivation layer by the second passivation layer.
    Type: Grant
    Filed: August 9, 2020
    Date of Patent: March 15, 2022
    Assignee: Global Communication Semiconductors, LLC
    Inventors: Yuefei Yang, Shing-Kuo Wang, Dheeraj Mohata, Liping Daniel Hou
  • Patent number: 11257932
    Abstract: A method for forming a fin field effect transistor device structure includes forming a fin structure over a substrate. The method also includes forming an isolation structure surrounding the fin structure. The method also includes cleaning sidewalls of the fin structure. The method also includes depositing a silicon cap layer over the fin structure. The method also includes growing an oxide layer over the silicon cap layer. The silicon cap layer is thinned after growing an oxide layer over the silicon cap layer. The method also includes forming a gate structure over the oxide layer across the fin structure. The method also includes growing a source/drain epitaxial structure beside the gate structure. The method also includes forming a contact structure electrically connected to the gate structure.
    Type: Grant
    Filed: June 12, 2020
    Date of Patent: February 22, 2022
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Ta-Chun Ma, Yee-Chia Yeo
  • Patent number: 11251076
    Abstract: Conformal hermetic dielectric films suitable as dielectric diffusion barriers over 3D topography. In embodiments, the dielectric diffusion barrier includes a dielectric layer, such as a metal oxide, which can be deposited by atomic layer deposition (ALD) techniques with a conformality and density greater than can be achieved in a conventional silicon dioxide-based film deposited by a PECVD process for a thinner contiguous hermetic diffusion barrier. In further embodiments, the diffusion barrier is a multi-layered film including a high-k dielectric layer and a low-k or intermediate-k dielectric layer (e.g., a bi-layer) to reduce the dielectric constant of the diffusion barrier. In other embodiments a silicate of a high-k dielectric layer (e.g., a metal silicate) is formed to lower the k-value of the diffusion barrier by adjusting the silicon content of the silicate while maintaining high film conformality and density.
    Type: Grant
    Filed: July 27, 2020
    Date of Patent: February 15, 2022
    Assignee: Intel Corporation
    Inventors: Sean King, Hui Jae Yoo, Sreenivas Kosaraju, Timothy Glassman
  • Patent number: 11251270
    Abstract: This invention includes multiple quantum well and quantum dot channel FETs, which can process multi-state/multi-bit logic, and multibit-bit inverters configured as static random-access memories (SRAMs). SRAMs can be implemented as flip-flops and registers. In addition, multiple quantum well and quantum dot channel structures are configured to function as multi-bit high-speed quantum dot (QD) random access memories (NVRAMs). Multi-bit Logic, SRAMs and QD-NVRAMs are spatially located on a chip, depending on the application, to provide a low-power consumption and high-speed hardware platform. The multi-bit logic, SRAM and register, and QD-NVRAM are implemented on a single chip in a CMOS-like platform for applications including artificial intelligence (AI) and machine learning.
    Type: Grant
    Filed: May 21, 2020
    Date of Patent: February 15, 2022
    Inventor: Faquir Chand Jain