With Field Effect Produced By Insulated Gate (epo) Patents (Class 257/E29.229)
  • Patent number: 9508796
    Abstract: A nanowire transistor of the present description may be produced with internal spacers formed by using sacrificial spacers during the fabrication thereof. Once the nanowire transistor is formed, the sacrificial spacers, which are position between the transistor gate and the source and drains (respectively), may be removed. The sacrificial material between channel nanowires of the nanowire transistor may then be removed and a dielectric material may be deposited to fill the spaces between the channel nanowires. The dielectric material not between the channel nanowires may be removed to form the internal spacers. External spacers, which are position between the transistor gate and the source and drains (respectively), may then be formed adjacent the internal spacers and transistor channel nanowires.
    Type: Grant
    Filed: October 3, 2013
    Date of Patent: November 29, 2016
    Assignee: Intel Corporation
    Inventors: Seiyon Kim, Daniel A. Simon, Nadia M. Rahhal-Orabi, Chul-Hyun Lim, Kelin J. Kuhn
  • Patent number: 9343302
    Abstract: A method to provide a transistor or memory cell structure. The method comprises: providing a substrate including a lower Si substrate and an insulating layer on the substrate; providing a first projection extending above the insulating layer, the first projection including an Si material and a Si1?xGex material; and exposing the first projection to preferential oxidation to yield a second projection including a center region comprising Ge/Si1?yGey and a covering region comprising SiO2 and enclosing the center region.
    Type: Grant
    Filed: December 16, 2014
    Date of Patent: May 17, 2016
    Assignee: Intel Corporation
    Inventors: Been-Yih Jin, Brian S. Doyle, Jack T. Kavalieros, Robert S. Chau
  • Patent number: 8748993
    Abstract: An integrated circuit structure includes a semiconductor substrate, and a FinFET over the semiconductor substrate. The FinFET includes a semiconductor fin; a gate dielectric on a top surface and sidewalls of the semiconductor fin; a gate electrode on the gate dielectric; and a source/drain region at an end of the semiconductor fin. A first pair of shallow trench isolation (STI) regions includes portions directly underlying portions of the source/drain regions, wherein the first pair of STI regions is separated by, and adjoining a semiconductor strip. The first pair of STI regions further has first top surfaces. A second pair of STI regions comprises portions directly underlying the gate electrode, wherein the second pair of STI regions is separated from each other by, and adjoining, the semiconductor strip. The second pair of STI regions has second top surfaces higher than the first top surfaces.
    Type: Grant
    Filed: October 4, 2013
    Date of Patent: June 10, 2014
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Tsung-Lin Lee, Chih Chieh Yeh, Chang-Yun Chang, Feng Yuan
  • Patent number: 8188459
    Abstract: A nitride-based semiconductor device is provided. The nitride-base semiconductor device includes a substrate comprising one or more locally etched regions and a buffer layer comprising one or multiple InAlGaN layers on the substrate. A channel layer includes GaN on the buffer layer. A barrier layer includes one or multiple AlGaN layers on the channel layer.
    Type: Grant
    Filed: October 13, 2009
    Date of Patent: May 29, 2012
    Assignee: Massachusetts Institute of Technology
    Inventors: Tomas Palacios, Jinwook Chung
  • Publication number: 20110249160
    Abstract: An Indium Tin Oxide (ITO) gate charge coupled device (CCD) is provided. The CCD device comprises a CCD structure having a substrate layer, an oxide layer over the substrate layer, a nitride layer over the oxide layer and a plurality of parallel ITO gates extending over the nitride layer. The CCD device further comprises a plurality of substantially similarly sized channel stop regions in the substrate layer that extend transversely relative to the ITO gates, such that a given pair of channel stop regions defining a pixel column of the CCD structure. The CCD device also comprises a plurality of vent openings that extend through the nitride layer along the plurality of substantially similarly sized channel stop regions to allow for penetration of hydrogen to at least one of the oxide layer and the substrate layer.
    Type: Application
    Filed: April 13, 2010
    Publication date: October 13, 2011
    Inventors: Joseph T. Smith, Bron R. Frias, Paul A. Tittel, Robert R. Shiskowski, Nathan Bluzer
  • Patent number: 7939866
    Abstract: A transistor includes a first electrode on a substrate, wherein the first electrode comprises a bus bar and has first and second first electrode fingers extending therefrom, the fingers being spaced apart to define a channel therebetween. The transistor also includes a second electrode on the substrate having a second electrode finger spaced apart from the first electrode and extending along the channel to define a gate region between the fingers. The gate region comprises a “curved” portion beyond the end of the second electrode finger proximate to the bus bar of the first electrode and a gate electrode extends along the gate region, through the “curved” gate portion. The substrate further comprises an active layer beneath the gate region, characterized in that the active layer extends beyond the end of the second electrode finger beneath the “curved” portion of the gate region.
    Type: Grant
    Filed: May 21, 2008
    Date of Patent: May 10, 2011
    Assignee: RFMD (UK) Limited
    Inventor: John Stephen Atherton
  • Patent number: 7772618
    Abstract: A semiconductor memory device includes a memory cell block. The memory cell block includes a plurality of n-type first MIS transistors with current passages connected in series. Each of the first MIS transistors includes a source, a drain, and a charge storage layer formed on a (001)-plane of a semiconductor substrate with a gate insulating film interposed therebetween and is configured to store data. A direction from the source to the drain in each of the first MIS transistors is set parallel to a [001]-direction or [010]-direction of the semiconductor substrate.
    Type: Grant
    Filed: June 28, 2007
    Date of Patent: August 10, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Kenji Gomikawa, Mitsuhiro Noguchi, Takashi Aoi
  • Patent number: 7714359
    Abstract: A field effect transistor includes a nitride semiconductor layer; an InxAlyGa1-x-yN layer (wherein 0<x<1, 0<y<1 and 0<x+y<1) formed on the nitride semiconductor layer; and a source electrode and a drain electrode formed on and in contact with the InxAlyGa1-x-yN layer. The lower ends of the conduction bands of the nitride semiconductor layer and the InxAlyGa1-x-yN layer are substantially continuous on the interface therebetween.
    Type: Grant
    Filed: February 17, 2006
    Date of Patent: May 11, 2010
    Assignee: Panasonic Corporation
    Inventors: Satoshi Nakazawa, Tetsuzo Ueda, Tsuyoshi Tanaka
  • Patent number: 7588977
    Abstract: A method of fabricating a MOSFET provides a plurality of nanowire-shaped channels in a self-aligned manner. According to the method, a first material layer and a semiconductor layer are sequentially formed on a semiconductor substrate. A first mask layer pattern is formed on the semiconductor layer, and recess regions are formed using the first mask layer pattern as an etch mask. A first reduced mask layer pattern is formed, and a filling material layer is formed on the surface of the substrate. A pair of second mask layer patterns are formed, and a first opening is formed. Then, the filling material layer is etched to form a second opening, the exposed first material layer is removed to expose the semiconductor layer, and a gate insulation layer and a gate electrode layer enclosing the exposed semiconductor layer are formed.
    Type: Grant
    Filed: June 13, 2006
    Date of Patent: September 15, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-dae Suk, Sung-young Lee, Dong-won Kim, Sung-min Kim
  • Publication number: 20090166711
    Abstract: The present invention discloses a tunnel insulating layer in a flash memory device and a method of forming the same, the method according to the present invention comprises the steps of forming a first oxide layer on a semiconductor substrate through a first oxidation process; forming a nitride layer on an interface between the semiconductor substrate and the first oxide layer through a first nitridation process; forming a second nitride layer on the first oxide layer through a second nitridation process; forming a second oxide layer on the second nitride layer through a second oxidation process; and forming a third nitride layer on the second oxide layer through a third nitridation process.
    Type: Application
    Filed: December 29, 2008
    Publication date: July 2, 2009
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Kwon Hong
  • Publication number: 20090101962
    Abstract: A semiconductor device and methods of manufacturing and operating the semiconductor device may be disclosed. The semiconductor device may comprise different nanostructures. The semiconductor device may have a first element formed of nanowires and a second element formed of nanoparticles. The nanowires may be ambipolar carbon nanotubes (CNTs). The first element may be a channel layer. The second element may be a charge trap layer. In this regard, the semiconductor device may be a transistor or a memory device.
    Type: Application
    Filed: October 20, 2008
    Publication date: April 23, 2009
    Inventors: Seunghun Hong, Sung Myung, Jiwoon Im, Minbaek Lee
  • Publication number: 20090085061
    Abstract: In a base region of a first conductivity type, at least one emitter region of a second conductivity type and at least one sense region of the second conductivity type, spaced away from the emitter region, are selectively formed. The emitter region and the sense region are located so as to be aligned in a second direction perpendicular to a first direction going from a collector region of the first conductivity type, which is formed so as to be spaced away from the base region, toward the base region. The width of the sense region, the width of the emitter region, the width of a part of the base region that is adjacent to the sense region, and the width of a part of the base region that is adjacent to the emitter region in the second direction are set in such a manner that a sense ratio varies in a desired manner in accordance with variation in collector current.
    Type: Application
    Filed: September 11, 2008
    Publication date: April 2, 2009
    Inventors: Hiroto Yamagiwa, Takashi Saji
  • Patent number: 7473944
    Abstract: A solid-state imaging device includes a semiconductor substrate including: a plurality of light-receptive portions that are arranged one-dimensionally or two-dimensionally; a vertical transfer portion that transfers signal electric charge read out from the light-receptive portions in a vertical direction; a horizontal transfer portion that transfers the signal electric charge transferred by the vertical transfer portion in a horizontal direction; a barrier region adjacent to the horizontal transfer portion, the barrier region letting only surplus electric charge of the horizontal transfer portion pass therethough; a drain region adjacent to the barrier region, into which the surplus electric charge passing through the barrier region is discharged; and an insulation film adjacent to the drain region. A portion of the drain region is located beneath the insulation film.
    Type: Grant
    Filed: January 18, 2006
    Date of Patent: January 6, 2009
    Assignee: Panasonic Corporation
    Inventor: Toshihiro Kuriyama
  • Publication number: 20080318371
    Abstract: A semiconductor device includes a first gate structure including a gate dielectric layer directly contacting the substrate, a bottom electrode on the gate dielectric layer and a top electrode on the bottom electrode, and a second gate structure including a gate dielectric layer directly contacting the substrate and a gate electrode on the gate dielectric layer.
    Type: Application
    Filed: August 25, 2008
    Publication date: December 25, 2008
    Inventors: Chien-Ting Lin, Li-Wei Cheng, Che-Hua Hsu, Yao-Tsung Huang, Guang-Hwa Ma
  • Publication number: 20080272435
    Abstract: A semiconductor device includes a first gate structure including a gate dielectric layer directly contacting the substrate, a bottom electrode on the gate dielectric layer and a top electrode on the bottom electrode, and a second gate structure including a gate dielectric layer directly contacting the substrate and a gate electrode on the gate dielectric layer.
    Type: Application
    Filed: May 2, 2007
    Publication date: November 6, 2008
    Inventors: Chien-Ting Lin, Li-Wei Cheng, Che-Hua Hsu, Yao-Tsung Huang, Guang-Hwa Ma
  • Publication number: 20080230839
    Abstract: The invention is related to a method of producing a semiconductor structure comprising the steps of: fabricating a gate stack structure and oxidizing at least a portion of the gate stack structure's sidewalls, wherein the step of oxidizing is carried out at a temperature below 500° C. using a process gas which comprises oxygen radicals.
    Type: Application
    Filed: March 23, 2007
    Publication date: September 25, 2008
    Inventors: Joern Regul, Joerg Radecker, Olaf Storbeck, Kristin Schupke, Tobias Mono
  • Publication number: 20080157208
    Abstract: A method for forming a slot contact structure for transistor performance enhancement. A contact opening is formed to expose a contact region, and a slot contact is disposed within the contact opening in order to induce a stress on an adjacent channel region. In an embodiment, a stress inducing barrier plug is disposed within a portion of the contact opening and the remainder of the contact opening is filled with a lower resistivity contact metal. By selecting the proper materials and deposition parameters, the slot contact can be tuned to induce a tensile or compressive stress on the adjacent channel region, thus being applicable for both p-type and n-type devices.
    Type: Application
    Filed: December 29, 2006
    Publication date: July 3, 2008
    Inventors: Kevin J. Fischer, Vinay B. Chikarmane, Brennan L. Peterson
  • Publication number: 20080157225
    Abstract: Multi-gate transistors having different channel widths formed on non-planar semiconductor bodies have different sidewall heights and method of manufacturing the same. In an embodiment, a multi-gate SRAM transistor is formed on a non-planar semiconductor body having a greater sidewall height than a non-planar semiconductor body utilized for a multi-gate logic transistor to improve performance of SRAM and logic transistors formed on the same substrate. In another embodiment, to reduce cell area, a first SRAM transistor is formed on a non-planar semiconductor body having a greater sidewall height than a non-planar semiconductor body utilized for a second multi-gate SRAM transistor.
    Type: Application
    Filed: December 29, 2006
    Publication date: July 3, 2008
    Inventors: Suman Datta, Brian S. Doyle, Jack T. Kavalieros, Yih Wang
  • Patent number: 7358577
    Abstract: A high voltage field effect transistor according to the present invention has: a p-type low concentration drain region and a low concentration source region formed on both sides of a channel formation region within a n-type region of a semiconductor substrate; a high concentration drain region formed in the low concentration drain region, an impurity concentration of which is higher than that of the low concentration drain region; a gate insulating film that at least covers a surface of the channel formation region; a field oxide film formed on the low concentration drain region so as to be in contact with an end section of the gate insulating film; a gate electrode formed on said gate insulating film and at least a part of said field oxide film so as to cover an entire channel formation region and an end section of said low concentration drain region; and a non-oxide region of the low concentration drain region, on both sides of which there are the gate electrode and the high concentration drain region, and
    Type: Grant
    Filed: June 29, 2007
    Date of Patent: April 15, 2008
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Masashi Yamagishi, Toshihiro Honma
  • Publication number: 20080061382
    Abstract: Provided are transistors, semiconductor integrated circuit interconnections and methods of forming the same. The transistors, semiconductor integrated circuit interconnections and methods of forming the same may improve electrical characteristics between gate electrodes or interconnection electrodes and simplify a semiconductor fabrication process related to gate electrodes or interconnection electrodes. A material layer having first and second regions may be prepared. A trench may be formed in a selected portion of the first region. Transistors or semiconductor integrated circuit interconnections may be in the first and second regions, respectively. One of the transistors or the semiconductor integrated circuit interconnections may be formed in the trench. The transistors or the semiconductor integrated circuit interconnections may be electrically insulated from each other.
    Type: Application
    Filed: February 9, 2007
    Publication date: March 13, 2008
    Inventors: Seong-Goo Kim, Kang-Yoon Lee, Yun-Gi Kim, Bong-Soo Kim
  • Publication number: 20080048212
    Abstract: An imaging device includes a first electrode for generating an electric field storing signal charges, a charge multiplication section for multiplying the stored signal charges, a second electrode for generating the electric field in the charge multiplication section, a voltage conversion portion for converting the signal charges into a voltage, a third electrode for transferring the signal charges to the voltage conversion portion, provided between the first electrode and the voltage conversion portion, wherein the second electrode is provided on a side opposite to the third electrode and the voltage conversion portion with respect to the first electrode.
    Type: Application
    Filed: July 31, 2007
    Publication date: February 28, 2008
    Applicant: Sanyo Electric Co., Ltd.
    Inventors: Hayato Nakashima, Ryu Shimizu
  • Publication number: 20080048252
    Abstract: A MOSFET device comprises a semiconductor substrate having a gate area, a storage node contact area and a bit line contact area. A first groove is defined at a first depth in the gate area and a second groove is defined at a second depth in the bit line contact area. A recess gate is formed in the gate area of the semiconductor substrate including the first groove. A first junction area is formed in the storage node contact area of the semiconductor substrate. A second junction area is formed in the bit line contact area of the semiconductor substrate under the second groove.
    Type: Application
    Filed: June 1, 2007
    Publication date: February 28, 2008
    Applicant: Hynix Semiconductor Inc.
    Inventor: Gyu Seog CHO
  • Publication number: 20080017932
    Abstract: A method and structure for forming a semiconductor structure. A semiconductor substrate is provided. A trench is formed within the semiconductor substrate. A first layer of electrically insulative material is formed within the trench. A first portion and a second portion of the first layer of electrically insulative material is removed. A second layer of electrically insulative material is selectively grown on the first layer comprising the removed first portion and the removed second portion.
    Type: Application
    Filed: October 3, 2007
    Publication date: January 24, 2008
    Inventors: Toshiharu Furukawa, Mark Hakey, Steven Holmes, David Horak, Charles Koburger
  • Publication number: 20080001206
    Abstract: A semiconductor memory device includes a memory cell block. The memory cell block includes a plurality of n-type first MIS transistors with current passages connected in series. Each of the first MIS transistors includes a source, a drain, and a charge storage layer formed on a (001)-plane of a semiconductor substrate with a gate insulating film interposed therebetween and is configured to store data. A direction from the source to the drain in each of the first MIS transistors is set parallel to a [001]-direction or [010]-direction of the semiconductor substrate.
    Type: Application
    Filed: June 28, 2007
    Publication date: January 3, 2008
    Inventors: Kenji Gomikawa, Mitsuhiro Noguchi, Takashi Aoi
  • Publication number: 20080001223
    Abstract: An embodiment of a process for manufacturing a semiconductor power device envisages the steps of: providing a body made of semiconductor material having a first top surface; forming an active region with a first type of conductivity in the proximity of the first top surface and inside an active portion of the body; and forming an edge-termination structure. The edge-termination structure is formed by: a ring region having the first type of conductivity and a first doping level, set within a peripheral edge portion of the body and electrically connected to the active region; and a guard region, having the first type of conductivity and a second doping level, higher than the first doping level, set in the proximity of the first top surface and connecting the active region to the ring region.
    Type: Application
    Filed: June 28, 2007
    Publication date: January 3, 2008
    Inventors: Mario Saggio, Domenico Murabito, Ferruccio Frisina
  • Publication number: 20070290270
    Abstract: An integrated circuit. The integrated circuit comprises an area having a layout aligned in rows. Each row is definable by a pair of row boundaries. The integrated circuit also comprises a plurality of cells, comprising a first set of cells. Each cell in the first set of cells spans at least two rows and comprises a PMOS transistor having a source/drain region that spans across one of the row boundaries and an NMOS transistor having a source/drain region that spans across one of the row boundaries.
    Type: Application
    Filed: May 7, 2007
    Publication date: December 20, 2007
    Inventors: Uming Ko, Dharin Shah, Senthil Sundaramoorthy, Girishankar Gurumurthy, Sumanth Gururajarao, Rolf Lagerquist, Clive Bittlestone
  • Publication number: 20070241373
    Abstract: In the process of manufacturing a semiconductor device, a first layer is formed on a substrate, and the first layer and the substrate are etched to form a trench. The inner wall of the trench is thermally oxidized. On the substrate, including inside the trench, is deposited a first conductive film having a thickness equal to or larger than one half of the width of the trench. The first conductive film on the first layer is removed by chemical mechanical polishing such that the first conductive film remains in only the trench. The height of the first conductive film in the trench is adjusted to be lower than a surface of the substrate by anisotropically etching the first conductive film. An insulating film is deposited on the substrate by chemical vapor deposition to cover an upper surface of the first conductive film in the trench. The insulating film is flattened by chemical mechanical polishing, and the first layer is removed.
    Type: Application
    Filed: October 18, 2005
    Publication date: October 18, 2007
    Applicant: Renesas Technology Corp.
    Inventors: Takashi Kuroi, Katsuyuki Horita, Masashi Kitazawa, Masato Ishibashi
  • Publication number: 20070241397
    Abstract: A semiconductor apparatus is disclosed. The semiconductor apparatus comprises a gate electrode formed on a surface of a semiconductor substrate with a gate insulating film provided therebetween. The semiconductor apparatus further comprises a gate sidewall insulating film having a three-layered structure formed of a first nitride film, an oxide film, and a second nitride film, which are formed on a sidewall of an upper portion of the gate electrode, and a gate sidewall insulating film having a two-layered structure formed of the oxide film and the second nitride film, which are formed on a sidewall of a lower portion of the gate electrode. The semiconductor apparatus further comprises a raised source/drain region formed of an impurity region formed in a surface layer of the semiconductor substrate and an impurity region grown on the impurity region.
    Type: Application
    Filed: June 11, 2007
    Publication date: October 18, 2007
    Inventor: Nobuaki Yasutake
  • Publication number: 20070228486
    Abstract: A semiconductor device comprises n-type and p-type semiconductor devices formed on the substrate, the n-type device including an n-channel region formed on the substrate, n-type source and drain regions formed opposite to each other interposing the n-channel region therebetween, a first gate insulator formed on the n-channel region, and a first gate electrode formed on the first gate insulator and including a compound of a metal M and a first group-IV elements Si1-a Gea (0?a?1), the p-type device including a p-channel region formed on the substrate, p-type source and drain regions formed opposite to each other interposing the p-channel region therebetween, a second gate insulator formed on the p-channel region, and a second gate electrode formed on the second gate insulator, and including a compound of the metal M and a second group-IV element Si1-c Gec (0?c?1, a?c).
    Type: Application
    Filed: June 11, 2007
    Publication date: October 4, 2007
    Inventors: Yoshinori Tsuchiya, Toshifumi Irisawa, Atsuhiro Kinoshita, Junji Koga
  • Publication number: 20070228442
    Abstract: In a thin film capacitor, reducing a leak current by suppressing concentration of an electric filed. Forming a zirconium oxide layer (26A) on a lower electrode (22) made of a conductive material. Forming a buffer layer (28) made of an amorphous material on the first zirconium oxide layer (26A).
    Type: Application
    Filed: September 9, 2005
    Publication date: October 4, 2007
    Applicant: TOKYO ELECTRON LIMITED
    Inventor: Akinobu Kakimoto
  • Publication number: 20070228489
    Abstract: A semiconductor memory device comprises a substrate; a semiconductor layer of a first conductive type isolated from the substrate by an insulator layer; a memory transistor having a gate electrode, a drain and a source regions of a second conductive type formed in the semiconductor layer, and a channel body of the first conductive type formed in the semiconductor layer between the regions, the memory transistor operative to store data as a state of majority carriers accumulated in the channel body; an impurity-diffused region of the first conductive type formed at a location in contact with the upper surface of the drain region, the impurity-diffused region having a higher impurity concentration of the first conductive type than an impurity concentration of the second conductive type in the drain region; and a write transistor including a bipolar transistor having the impurity-diffused region as an emitter region, the drain region as a base region and the channel body as a collector region, the write transist
    Type: Application
    Filed: June 12, 2007
    Publication date: October 4, 2007
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Hiroomi NAKAJIMA, Kazumi Inoh
  • Publication number: 20070230234
    Abstract: A semiconductor memory device includes: a semiconductor layer formed on an insulating layer; a plurality of transistors formed on the semiconductor layer and arranged in a matrix form, each of the transistors having a gate electrode, a source region and a drain region, the electrodes in one direction constituting word lines; source contact plugs connected to the source regions of the transistors; drain contact plugs connected to the drain regions of the transistors; source wirings each of which commonly connects the source contact plugs, the source wirings being parallel to the word lines; and bit lines formed so as to cross the word lines and connected to the drain regions of the transistors via the drain contact plugs. Each of the transistors has a first data state having a first threshold voltage and a second data state having a second threshold voltage.
    Type: Application
    Filed: June 6, 2007
    Publication date: October 4, 2007
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Takashi Ohsawa
  • Publication number: 20070228484
    Abstract: A method for fabricating a semiconductor substrate includes epitaxially growing an elemental semiconductor layer on a compound semiconductor substrate. An insulating layer is deposited on top of the elemental semiconductor layer, so as to form a first substrate. The first substrate is wafer bonded onto a monocrystalline Si substrate, such that the insulating layer bonds with the monocrystalline Si substrate. A semiconductor device includes a monocrystalline substrate, and a dielectric layer formed on the monocrystalline substrate. A semiconductor compound is formed on the dielectric layer and an elemental semiconductor material formed in proximity of the semiconductor compound and lattice-matched to the semiconductor compound.
    Type: Application
    Filed: June 13, 2007
    Publication date: October 4, 2007
    Inventors: STEVEN KOESTER, Devendra Sadana, Ghavam Shahidi
  • Publication number: 20070210342
    Abstract: An active pixel sensor and method of operating an active pixel sensor comprising an N well of n type silicon formed in a p type silicon substrate and a P well of p type silicon is formed in the N well. A deep N well is formed of n type silicon underneath the P well. The edges of the deep N well contact the bottom of the N well forming an overlap region which can either be not depleted of charge carriers thereby electrically connecting the N well to the deep N well or depleted of charge carriers thereby electrically isolating the N well from the deep N well. N regions formed in the P well and P regions formed in the N well are used to reset the pixel and to read the pixel after a charge integration period. An array of P wells formed within N wells can be used to form an array of active pixel sensors. In this array an overlap region is formed between each N well and the deep N well.
    Type: Application
    Filed: April 24, 2007
    Publication date: September 13, 2007
    Inventor: Taner Dosluoglu