Patents Assigned to Agere Systems
  • Patent number: 7777538
    Abstract: Methods and apparatus are provided for controlling at least one of a rise time and a fall time of a signal. A plurality of time shifted clock signals are generated; and a received data signal is sampled using a plurality of parallel data paths, where each of the data paths are controlled by a corresponding one of the plurality of time shifted clock signals. The plurality of time shifted clock signals can be generated, for example, by at least one delay element. The plurality of parallel data paths can be substantially identical and comprise, for example, at least one latch or at least one flip flop. Compensation can optionally be provided for variations in, for example, process corner, supply voltage, aging and operating temperature.
    Type: Grant
    Filed: March 3, 2006
    Date of Patent: August 17, 2010
    Assignee: Agere Systems Inc.
    Inventors: Christopher J. Abel, Weiwei Mao
  • Patent number: 7777333
    Abstract: A solder bump structure and an under bump metallurgical structure. An upper surface of a semiconductor substrate comprises a first conductive pad (200) disposed thereon. A passivation layer (202) overlies the upper surface. A second conductive pad (212) is disposed in an opening (204) in the passivation layer and in contact with the first conductive pad. The under bump metallurgical structure (300) encapsulates the second conductive pad, covering an upper surface and sidewalls surfaces of the second conductive pad, protecting both the first and the second conductive pads from environmental and processing effects. According to the present invention, the conventional second passivation layer is not required. Methods for forming the various structures are also presented.
    Type: Grant
    Filed: February 24, 2006
    Date of Patent: August 17, 2010
    Assignee: Agere Systems Inc.
    Inventors: Mark Adam Bachman, Donald Stephen Bitting, Daniel Patrick Chesire, Taeho Kook, Sailesh Mansinh Merchant
  • Patent number: 7779325
    Abstract: A data detection and decoding system includes a SOVA channel detector that uses single parity (SOVASP) to improve the accuracy with which the detector estimates bits. Each column or row read back from the read channel constitutes a code word and each code word is encoded to satisfy single parity. Because the SOVASP channel detector detects whether each code word satisfies single parity, it is unnecessary to use both a column decoder and a row decoder in the channel decoder. Either the row decoder or the column decoder can be eliminated depending on whether bits are read back on a column-by-column basis or on a row-by-row basis. This reduction in components reduces hardware complexity and improves system performance. The output of the row or column decoder is received by a second detector that processes the output received from the decoder to recover the original information bits.
    Type: Grant
    Filed: January 24, 2005
    Date of Patent: August 17, 2010
    Assignee: Agere Systems Inc.
    Inventor: Hongwei Song
  • Patent number: 7778146
    Abstract: A digital modulation system provides enhanced multipath performance by using modified orthogonal codes with reduced autocorrelation sidelobes while maintaining the cross-correlation properties of the modified codes. For example, the modified orthogonal codes can reduce the autocorrelation level so as not to exceed one-half the length of the modified orthogonal code. In certain embodiments, an M-ary orthogonal keying (MOK) system is used which modifies orthogonal Walsh codes using a complementary code to improve the auto-correlation properties of the Walsh codes, thereby enhancing the multipath performance of the MOK system while maintaining the orthogonality and low cross-correlation characteristics of the Walsh codes.
    Type: Grant
    Filed: October 31, 2007
    Date of Patent: August 17, 2010
    Assignee: Agere Systems Inc.
    Inventor: D. J. Richard van Nee
  • Patent number: 7777689
    Abstract: An attached protective cover of a USB device, a USB device and a method of wirelessly transmitting data. In one embodiment, the attached protective cover of a USB device includes a cap with an associated antenna and is configured to protect a USB plug of the USB device. Additionally, the cap includes a link configured to provide a physical connection between the cap and a body of the USB device and an electrical connection between the antenna and a wireless connection system included within the body.
    Type: Grant
    Filed: December 6, 2006
    Date of Patent: August 17, 2010
    Assignee: Agere Systems Inc.
    Inventors: Roger A. Fratti, Yihjye Twu
  • Patent number: 7778167
    Abstract: A method and system for simulating packet delay variation (PDV) is disclosed. The delay-step method for simulating PDV determines a delay for each packet is a stream of packets generated at a regular interval. Delay target values are randomly selected based on a statistical distribution, such as a Gamma distribution, which models a desired PDV. Delay-steps are determined for each packet based on the delay target values. The delay-steps can be fixed or variable sized steps which are used to adjust the delay of sequential packets. Each of the packets is then transmitted with the delay determined for that packet.
    Type: Grant
    Filed: February 29, 2008
    Date of Patent: August 17, 2010
    Assignee: Agere Systems Inc.
    Inventor: Paul Stephan Bedrosian
  • Patent number: 7776648
    Abstract: A circuit die is disposed into a region defined by a mold. A molding material is then introduced into the region to encapsulate the circuit die. Prior to substantial curing of the molding material, at least a portion of the molding material is removed from over a surface of the circuit die, creating a recessed region in the encapsulating material. A heat spreader may then be disposed within the recessed region, as well as over the top surface of the encapsulating material. The heat spreader may have a downset that substantially aligns with the recessed region and reduces the distance between the heat spreader and the spacer for better heat dissipation.
    Type: Grant
    Filed: December 21, 2006
    Date of Patent: August 17, 2010
    Assignee: Agere Systems Inc.
    Inventors: Kok Hua Chua, Budi Njoman, Zheng Peng Xiong
  • Publication number: 20100202498
    Abstract: Described embodiments provide a method and system for signal compensation in a SERDES communication system that includes monitoring the quality of a data signal after passing through a transmission channel. The quality of the data signal is monitored with at least one of a BER calculation algorithm and a received eye quality monitoring algorithm. Variations in channel length of the transmission channel are compensated for by i) adjusting a length of transmission line delay of the data signal from the transmission channel, ii) comparing the data signal quality with a threshold for the adjusted data signal; and iii) repeating i) and ii) until the data signal quality meets the threshold.
    Type: Application
    Filed: February 12, 2009
    Publication date: August 12, 2010
    Applicant: Agere Systems Inc.
    Inventors: Pervez M. Aziz, Adam Healey, Shawn Logan
  • Patent number: 7772085
    Abstract: A manufacturing method, in which two device bars are bonded prior to facet coating to form a stacked bar pair. In one embodiment, each of the device bars has a p-side and an n-side, each side having a plurality of bonding pads, with at least some bonding pads located at the p-side of the first device bar adapted for mating with the corresponding bonding pads located at the p-side of the second device bar. Solder material deposited onto the p-side bonding pads adapted for mating is liquefied in a reflow oven, wherein surface tension of the liquefied solder self-aligns the device bars with respect to each other and keeps them in alignment until the solder is solidified to form a solder bond between the mated bonding pads. Two or more instances of the bonded bar pair are further stacked such that bonding pads located at the n-sides of adjacent bar pairs are mated in a relatively tight fit.
    Type: Grant
    Filed: August 2, 2007
    Date of Patent: August 10, 2010
    Assignee: Agere Systems Inc.
    Inventors: Roger A. Fratti, Joseph Michael Freund
  • Patent number: 7773667
    Abstract: The various embodiments of the invention provide an apparatus, system and method of asynchronous testing a serializer and deserializer data communication apparatus (SERDES) for determining frequency and phase locking to pseudo asynchronous input data having a continual phase offset. An exemplary apparatus includes a data sampler adapted to sample input serial data and to provide output data; a controlled tap delay with a selected tap having a phase offset from the input serial data, in which the selected tap is selectively coupleable to the data sampler to provide pseudo asynchronous input serial data; a first variable delay control adapted to delay a reference frequency provided to the controlled tap delay in response to the pseudo asynchronous input serial data; and a second delay control adapted to adjust the plurality of taps in response to the pseudo asynchronous input serial data.
    Type: Grant
    Filed: July 14, 2005
    Date of Patent: August 10, 2010
    Assignee: Agere Systems Inc.
    Inventors: Vladimir Sindalovsky, Lane A. Smith, Ronald Lamar Freyman, Max Jay Olsen
  • Patent number: 7773332
    Abstract: A sample and hold circuit is disclosed that provides longer hold times. The sample and hold circuit can be used in a disc drive to provide improved read-to-write and write-to-read mode transitions. The sample and hold circuit has an input and an output, and includes at least one capacitive element for retaining a charge. The capacitive element is connected to a node between the input and the output. The sample and hold circuit includes at least one input switch to selectively connect the capacitive element to the input and at least one output switch to selectively connect the capacitive element to the output. In addition, an amplifier is connected to the node and has an offset voltage. In this manner, a voltage drop across at least one of the input and output switches is limited to the offset voltage.
    Type: Grant
    Filed: November 21, 2003
    Date of Patent: August 10, 2010
    Assignee: Agere Systems Inc.
    Inventors: Jonathan H. Fischer, Michael P. Straub
  • Patent number: 7773505
    Abstract: Embodiments of the present invention provide packet timing recovery stress testing by generating packet delay variation (PDV) with a uniformly distributed probability density function (PDF). A delay-step method determines a delay for each packet in a stream of packets generated at a regular interval. In the delay-step method, delay-steps are determined for each packet based on delay target values. To generate PDV with a uniform PDF, the delay target values are randomly selected based on a pre-biased PDF which is a uniform distribution that is pre-biased by a pre-bias function. The pre-bias function increases the values of small delay target values so that an increased number of delay target values are at the extremes of the uniform distribution, which causes the delay-step method to result in a PDV with a uniform distribution.
    Type: Grant
    Filed: February 29, 2008
    Date of Patent: August 10, 2010
    Assignee: Agere Systems Inc.
    Inventor: Paul Stephan Bedrosian
  • Patent number: 7773733
    Abstract: The invention provides a single digital communication link between system-side and line-side circuitry in a DAA, capable both of carrying data signals and of transferring a substantial amount of power to the line-side circuitry. The invention comprises a system-side interface circuit, a line-side interface circuit, and an isolation barrier including a transformer. Each interface circuit is capable of connection to an upstream communication circuit (either line-side or system-side), from which it may receive data signals to be transmitted across the isolation barrier to the other interface circuit, and to which it may pass data signals received across the isolation barrier from the other interface circuit. The line-side interface circuit may further include a rectifier and a storage device.
    Type: Grant
    Filed: June 23, 2005
    Date of Patent: August 10, 2010
    Assignee: Agere Systems Inc.
    Inventors: Boris A. Bark, Brad L. Grande, Peter Kiss, Johannes G. Ransijn, James D. Yoder
  • Publication number: 20100197264
    Abstract: In one embodiment, a receiver is provided for use in a multiple-input system that includes a receiving antenna receiving a time-domain signal corresponding to a plurality of signals transmitted from a plurality of transmitting antennas. The receiver includes: (a) a transform unit adapted to transform the time-domain signal into a frequency-domain signal; (b) a channel estimation unit adapted to estimate, based on the frequency-domain signal and a frequency-domain pilot signal, a combined transfer function corresponding to a plurality of transfer functions of respective channels between the plurality of transmitting antennas and the receiving antenna; and (c) a channel separation unit including a plurality of frequency-domain convolution units that separate the combined transfer function into a plurality of estimated channel transfer functions.
    Type: Application
    Filed: February 4, 2009
    Publication date: August 5, 2010
    Applicant: Agere Systems Inc.
    Inventors: Kameran Azadet, Samer Hijazi, Sunitha Kopparthi, Albert Molina, Ramon Sanchez
  • Patent number: 7769038
    Abstract: A scheduler is adapted to schedule packets or other data blocks for transmission from a plurality of transmission elements in timeslots in a communication system. The scheduler determines scaled capacity measures for respective ones of the transmission elements, with each of the scaled capacity measures being scaled by a combination of a waiting time and an occupancy for a corresponding one of the transmission elements. The scheduler selects one or more of the transmission elements for scheduling in a given one of the timeslots based on the scaled capacity measures. The scheduler in an illustrative embodiment may be implemented in a network processor integrated circuit or other processing device of the communication system.
    Type: Grant
    Filed: May 1, 2006
    Date of Patent: August 3, 2010
    Assignee: Agere Systems Inc.
    Inventors: Christopher W. Hamilton, Noy C. Kucuk, Jinhui Li, Christine E. Severns-Williams
  • Patent number: 7769948
    Abstract: In one embodiment, a method for accessing a physical storage-device array comprising a plurality of storage devices. The method includes (1) obtaining at least one parameter from a profile selected from two or more profiles concurrently defining two or more virtual arrays, each profile defining (i) a different virtual array associated with a corresponding set of storage devices and (ii) a parameter set of one or more parameters used for accessing the virtual array; and (2) generating an instruction, based on the at least one parameter, for accessing information to the virtual array defined by the selected profile.
    Type: Grant
    Filed: October 6, 2006
    Date of Patent: August 3, 2010
    Assignee: Agere Systems Inc.
    Inventors: Richard J. Byrne, Eu Gene Goh, Jesse Thilo, Silvester Tjandra
  • Patent number: 7769357
    Abstract: An improved multi-channel receiver for satellite broadcast applications or the like. In an exemplary embodiment, an AGC loop, under the control of an AGC processor, controls the gain of an analog sub-receiver adapted to simultaneously receive multiple signals to achieve a desired AGC setpoint signal intensity from the sub-receiver. Multiple digital demodulators, coupled to the sub-receiver by an analog-to-digital converter (ADC), demodulate the multiple received signals. The AGC controller, based upon which of the received signals are being demodulated, selects the desired AGC setpoint from a table of setpoints. The AGC controller may also provide selective power control to circuitry in the receiver and select the resolution of the ADC. The controller updates the AGC loop with step values selected from a group of values by an AGC control algorithm. Different groups of step values may be used by the controller depending on whether the signals are fading or not.
    Type: Grant
    Filed: April 25, 2007
    Date of Patent: August 3, 2010
    Assignee: Agere Systems Inc.
    Inventors: Yhean-Sen Lai, Jie Song, Zhenyu Wang, Jinguo Yu
  • Patent number: 7768437
    Abstract: Various embodiments of the present invention provide systems and methods for utilizing a plurality of potentially mismatched analog to digital converters. For example, a method for adaptively processing a variety of input signals is disclosed. The method includes providing an adaptive loop circuit, and a first and second circuit pairs. The first circuit pair includes a first analog to digital converter and first register, and the second circuit pair includes a second analog to digital converter and a second register. An input signal is received and an event status is received. The event status initially indicates that the input signal includes data associated with a first event and subsequently indicates that the input signal includes data associated with a second event. The first circuit pair to drive the adaptive loop circuit when the first event is indicated, and the second circuit pair to drive the adaptive circuit when the second event is indicated.
    Type: Grant
    Filed: April 29, 2008
    Date of Patent: August 3, 2010
    Assignee: Agere Systems Inc.
    Inventors: Viswanath Annampedu, Venkatram Muddhasani
  • Patent number: 7768044
    Abstract: An on-chip capacitive device comprises a semiconductor substrate, a MOS capacitor formed on the semiconductor substrate, and a metal interconnect capacitor formed at least in part in a region above the MOS capacitor. The MOS capacitor and the metal interconnect capacitor are connected in parallel to form a single capacitive device. The capacitance densities of the MOS capacitor and the metal interconnect capacitor are, thereby, combined. Advantageously, significant capacitance density gains can be achieved without additional processing steps.
    Type: Grant
    Filed: July 30, 2004
    Date of Patent: August 3, 2010
    Assignee: Agere Systems Inc.
    Inventors: Canzhong He, John A. Schuler, John M. Sharpe, Hong-Ha Vuong
  • Publication number: 20100188987
    Abstract: In described embodiments, elements of a wireless home network employ learned power security for the network. An access point, router, or other wireless base station emits and receives signals having corresponding signal strengths. Wireless devices coupled to the base station through a radio link are moved through the home network at boundary points of the home and the signal strength is measured at each device and communicated to the base station. Based on the signal strength information from the emitted signals measured at the boundary points and/or from measured signal strength information of signals received from the boundary points, the base station determines a network secure area. The base station declines permission of devices attempting to use or join the home network that exhibit signal strength characteristics less than boundary values for the network secure area.
    Type: Application
    Filed: January 28, 2009
    Publication date: July 29, 2010
    Applicant: Agere Systems, Inc.
    Inventors: Kouros Azimi, Roger Fratti, Sailesh Merchant, Mohammad Mobin, Kenneth Paist