Patents Assigned to Analog Devices Global
  • Patent number: 9191023
    Abstract: Example embodiments of this disclosure can provide an apparatus, a system, and a method of correcting for charge lost from a sampling capacitor as a result of an analog to digital conversion being performed. In an embodiment, there is provided a method of operating an analog to digital converter comprising at least a first sampling capacitor used to sample an input signal, where the method can further comprise a correction step of modifying the voltage across the at least first sampling capacitor, the correction step being performed prior to commencing an acquire phase.
    Type: Grant
    Filed: February 5, 2014
    Date of Patent: November 17, 2015
    Assignee: Analog Devices Global
    Inventor: Christopher Peter Hurrell
  • Patent number: 9191189
    Abstract: A method for detecting a preamble in a received radio signal includes demodulating the radio signal based on a carrier derived from a local timing source to provide a digital signal including a sequence of bits oscillating at approximately a modulated data rate. A bit width of each successive bit of the digital signal is determined. If a pair of consecutive bit widths has a combined width within a threshold, the bit pair is indicated as potentially belonging to a preamble. If a threshold number of potential preamble bit pairs in a sequence of bit pairs within a given window is detected, the sequence of bit pairs is indicated as potentially belonging to a preamble. A measure of bit widths of at least some bits within a sequence of preamble bit pairs can be provided and a frequency of the local timing source can be adjusted according to the measure.
    Type: Grant
    Filed: November 20, 2013
    Date of Patent: November 17, 2015
    Assignee: Analog Devices Global
    Inventor: Michael Dalton
  • Patent number: 9183079
    Abstract: A transmission system may include a transformer, an adder, an encoder, and a transmitter. The transformer may segment and transform a data packet into segments. The adder may add a check code to each of the segments. The encoder may encode error correction to each of the segments with the added check code. A receiving system may include a receiver, a decoder, a checker, and a selector decoder. The decoder may decode error correction in each of the encoded segments. The checker may check the check code of the error corrected segments. The selector decoder may select at least one of the valid segments based upon the check code and transform the selected segments into a data packet.
    Type: Grant
    Filed: October 18, 2013
    Date of Patent: November 10, 2015
    Assignee: ANALOG DEVICES GLOBAL
    Inventors: Yosef Stein, Haim Primo
  • Publication number: 20150318841
    Abstract: A signal processing apparatus that includes a circuit in which a signal processing function is performed during a first time period, the signal processing apparatus including or being associated with a switch or a filter in a power supply to the signal processing apparatus so as to disconnect the signal processing apparatus from the power supply or to filter the power supply during a second time period that is coincident with at least part of the first time period.
    Type: Application
    Filed: March 9, 2015
    Publication date: November 5, 2015
    Applicant: ANALOG DEVICES GLOBAL
    Inventors: Patrick J. Meehan, Mark T. Kelly, Christopher Peter Hurrell, Thomas Anthony Conway, Donal O'Sullivan, Michael Hennessy, William Hunt
  • Patent number: 9177383
    Abstract: In one aspect, there is disclosed a digital signal processor and method performed by the same for performing object detection, including facial detection, in a reduced number of clock cycles. The method comprises using Sobel edge detection to identify regions with many edges, and classifying those regions as foreground candidates. Foreground candidates are further checked for vertical or horizontal symmetry, and symmetrical windows are classified as face candidates. Viola-Jones type facial detection is then performed only on those windows identified as face candidates.
    Type: Grant
    Filed: August 29, 2013
    Date of Patent: November 3, 2015
    Assignee: Analog Devices Global
    Inventors: Anil M. Sripadarao, Bijesh Poyil
  • Patent number: 9178529
    Abstract: The present disclosure describes an improved multi-stage noise shaping (MASH) analog-to-digital converter (ADC) for converting an analog input signal to a digital output signal. In particular, a full delta-sigma (??) modulator is provided at the front-end of the MASH ADC, and another full ?? modulator is provided at the back-end of the MASH ADC. The front-end ?? modulator digitizes an analog input signal, and the back-end ?? modulator digitizes an error between the output of the front-end ?? modulator and the (original) analog input signal. In this configuration where the back-end modulator digitizes the error of the (full) front-end modulator, some design constraints of the front-end are relaxed. These design constraints include thermal noise, digital noise cancellation filter complexity (the quantization noise of the front-end is already shaped by the noise transfer function of the front-end), and/or non-linearity.
    Type: Grant
    Filed: October 18, 2013
    Date of Patent: November 3, 2015
    Assignee: Analog Devices Global
    Inventors: Yunzhi Dong, Hajime Shibata, Wenhua W. Yang, Richard E. Schreier
  • Patent number: 9160356
    Abstract: An analog to digital convertor (ADC) comprises an integrator having an input selectively connected to an intermediate frequency (IF) signal input and an output connected to a summer. The summer has an output connected to an input of a quantizer, the quantizer output being operatively connected to a signal strength indicator. The integrator includes a programmable gain feedback component. The summer has a synthesized calibration signal input, the value of the programmable gain feedback component being configured to vary when a synthesized calibration signal at the intermediate frequency is applied to the summer. The signal strength indicator is configured to detect a value of the programmable gain feedback component when the signal strength is minimized and to calibrate the ADC accordingly.
    Type: Grant
    Filed: July 17, 2014
    Date of Patent: October 13, 2015
    Assignee: Analog Devices Global
    Inventors: Niall Kevin Kearney, Keith O'Donoghue, Hongxing Li
  • Patent number: 9151818
    Abstract: A voltage measurement apparatus is provided that includes: a potential attenuator configured to be electrically connected between first and second conductors, which are electrically coupled to a source, wherein the potential attenuator includes a first impedance and a reference impedance arrangement in series with each other, wherein the reference impedance arrangement has an electrical characteristic that can be changed in a known fashion; and further including a processing arrangement configured to acquire at least one signal from the reference impedance arrangement, the at least one signal reflecting change of the electrical characteristic in the known fashion; and to determine a voltage between the first and second conductors in dependence on the fashion in which the electrical characteristic is changed being known and the at least one signal.
    Type: Grant
    Filed: November 8, 2012
    Date of Patent: October 6, 2015
    Assignee: Analog Devices Global
    Inventors: Seyed Amir Ali Danesh, Jonathan Ephraim David Hurwitz
  • Patent number: 9147677
    Abstract: Dual-tub junction-isolated voltage clamp devices and methods of forming the same are provided herein. The voltage clamp device can provide junction-isolated protection to low voltage circuitry connected between first and second high voltage interface pins. In certain implementations, a voltage clamp device includes a PNPN protection structure disposed in a p-well, a PN diode protection structure disposed in an n-well positioned adjacent the p-well, a p-type tub surrounding the p-well and the n-well, and an n-type tub surrounding the p-type tub. The p-type tub and the n-type tub provide junction isolation, the p-type tub can be electrically floating, and the n-type tub can be electrically connected to the second pin. The first and second pins can operate at a voltage difference below the junction isolation breakdown, and the second pin can operate with higher voltage than the first pin.
    Type: Grant
    Filed: May 16, 2013
    Date of Patent: September 29, 2015
    Assignee: ANALOG DEVICES GLOBAL
    Inventors: Javier Alejandro Salcedo, David J Clarke, Jonathan Glen Pfeifer
  • Patent number: 9148168
    Abstract: An analog-to-digital converter (ADC) can include a continuous-time delta sigma modulator and calibration logic. The calibration logic can calibrate direct feedback and flash clock delay coefficients of the continuous-time delta-sigma modulator without interrupting the normal operations of the ADC (e.g., in situ). Thus, the calibration logic can rectify performance and stability degradation by calibrating suboptimal coefficients.
    Type: Grant
    Filed: October 29, 2013
    Date of Patent: September 29, 2015
    Assignee: Analog Devices Global
    Inventors: Zhao Li, David Alldred
  • Patent number: 9136866
    Abstract: A digital-to-analog converter (DAC) comprising a first section having a first plurality of current flow paths forming binary weighted values in the DAC; and a second section connected to the first section and having a second plurality of current flow paths, wherein each of the first and second plurality of current flow paths are switchable between first and second nodes, and wherein weights of one or more of the second plurality of current flow paths are notionally equal to weights of one or more of the first plurality of current flow paths so as to provide redundancy in the first section.
    Type: Grant
    Filed: October 9, 2013
    Date of Patent: September 15, 2015
    Assignee: ANALOG DEVICES GLOBAL
    Inventors: Fergus John Downey, Roderick McLachlan
  • Patent number: 9136805
    Abstract: A multi-level amplifier including a converter circuit being supplied with a supply voltage and operable to generate at least two output voltages, a voltage comparator circuit adapted to compare each of the output voltages with the supply voltage to generate a driving signal, and an amplifier circuit being supplied with an analog input signal, the amplifier circuit including an analog-to-digital converter coupled to a power stage driver and power stage, wherein the power stage driver receives the driving signal from the voltage comparator.
    Type: Grant
    Filed: September 27, 2013
    Date of Patent: September 15, 2015
    Assignee: ANALOG DEVICES GLOBAL
    Inventors: Dan Li, Hui Shen, Yang Pan
  • Patent number: 9136760
    Abstract: The present invention relates to a switched mode voltage regulator circuit comprising a regulation loop coupled between the output voltage of the regulator and a switch driver. The regulation loop comprising an error signal generator supplying a digital error signal representative of a voltage difference between the output voltage and a reference voltage. The regulation loop further comprises a linear digital filter and a non-linear digital filter both coupled for receipt of the digital error signal and a digital summer coupled for receipt of linearly and non-linearly filtered digital error signals to provide a combined digital error signal. A digital pulse modulator is configured to generate the pulse width or pulse density modulated driver control signal in accordance with the combined digital error signal.
    Type: Grant
    Filed: June 27, 2012
    Date of Patent: September 15, 2015
    Assignee: ANALOG DEVICES GLOBAL
    Inventors: Ulrik Sorensen Wismar, Soren Gaadestrup
  • Patent number: 9124292
    Abstract: A calibration system for an analog-to-digital converter (ADC) an internal ADC that receives an analog input and converts the analog input to digital multi-bit data. The calibration system also includes a reference shuffling circuit that shuffles reference values of comparators of the internal ADC. Further, the calibration system includes a calibration circuit that calibrates the comparators of the internal ADC. The calibration system includes a digital block that measures an amplitude based on the digital multi-bit data. Additionally, the calibration system includes calibration logic that controls the calibration circuit based on an output of the digital block.
    Type: Grant
    Filed: November 10, 2014
    Date of Patent: September 1, 2015
    Assignee: Analog Devices Global
    Inventors: Zhao Li, Shipra Bhal, Kevin Glenn Gard, David Nelson Alldred, Christopher Mayer, Trevor Clifford Caldwell, David J. McLaurin, Victor Kozlov
  • Patent number: 9121753
    Abstract: A method and apparatus for automatic resonance detection is disclosed for a motor-driven mechanical system such as a voice coil motor (VCM) in which a resonance detector and driver are provided. The automatic resonance detector is implemented on the same integrated circuit as the driver, and dynamically determines the natural resonant frequency of the VCM driven by the driver. The resonant frequency is determined by measuring the back electromotive force (BEMF) of the VCM, detecting the slope of the BEMF signal, and determining the resonant frequency from the slope of the BEMF signal.
    Type: Grant
    Filed: February 6, 2013
    Date of Patent: September 1, 2015
    Assignee: ANALOG DEVICES GLOBAL
    Inventors: Alan Patrick Cahill, Gary Casey, John A. Cleary, Eoin Edward English, Christian Jimenez, Javier Calpe Maravilla, Colin G. Lyden, Thomas F. Roche
  • Patent number: 9121892
    Abstract: A semiconductor circuit comprises a digital circuit portion, which in turn comprises a combinatorial logic block. The semiconductor circuit comprises a scan chain for loading and applying a predefined digital test pattern to inputs of the combinatorial logic block. A bi-directional communication port is adapted for writing incoming data to an address space of the digital circuit portion such as register addresses and/or memory addresses. Scan control hardware comprises a plurality of individually addressable scan control registers which are mapped to the address space of the bi-directional communication port. A method of testing the digital circuit portion through the scan chain involves writing bit values to inputs of the individually addressable scan control registers and reading bit values from at least one output of an individually addressable scan control register.
    Type: Grant
    Filed: August 13, 2012
    Date of Patent: September 1, 2015
    Assignee: ANALOG DEVICES GLOBAL
    Inventors: David Lamb, Kendrick Owen Daniel Franzen, David Hossack
  • Patent number: 9124282
    Abstract: An embodiment of a digital-to-analog converter circuit includes a resistor network connected to an output node, a switch network having a first plurality of switches connecting the resistor network to a first circuit node and a second plurality of switches connecting the resistor network to a second circuit node, a voltage reference to supply a reference voltage to the first circuit node, and a current generator connected to the first circuit node and the second circuit node, to generate a compensation current, draw the compensation current from the first circuit node, and supply the compensation current to the second circuit node. The current generator can generate the compensation current as a function of a current or a voltage of a component of the voltage reference or as a function of an analog output voltage produced at the output node.
    Type: Grant
    Filed: March 10, 2014
    Date of Patent: September 1, 2015
    Assignee: ANALOG DEVICES GLOBAL
    Inventors: Avinash Gutta, Sharad Vijaykumar
  • Patent number: 9124290
    Abstract: An integrator system may have a pair of sampling circuits each having a sampling capacitor to sample a respective component of a differential input signal, and an integrator having inputs coupled to outputs of the sampling circuits. The system may have a shorting switch coupled between input terminals of the sampling capacitors. The shorting switch may be engaged during an interstitial phase between sampling and output phases of the sampling circuits. By shorting input terminals of the sampling capacitors together, the design reduces current drawn by the system and, in some designs, severs relationships between current draw and information content sampled by the system. The integrator system may receive analog and digital input signals.
    Type: Grant
    Filed: February 1, 2013
    Date of Patent: September 1, 2015
    Assignee: ANALOG DEVICES GLOBAL
    Inventors: Adrian W. Sherry, Gabriel Banarie, Roberto S. Maurino
  • Patent number: 9124296
    Abstract: Embodiments of the present invention may provide string DAC architecture with multiple stages for efficient resolution extension. A first stage may include an impedance string (e.g., resistor string). A second stage may include a switch network with each switch having more than two states (impedance values). A third stage may include a string DAC with an impedance string with a set of corresponding switches. In multi-channel embodiments, multiple second and third stages may be provided for each channel while sharing the same first stage (i.e., impedance string). Each second stage switch networks may be controlled based on the relationship between the different channels such as MSB values. Thus, the second stage switch networks may provide different impedance values to compensate for loading effects in multi-channel, multi-stage string DAC designs.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: September 1, 2015
    Assignee: ANALOG DEVICES GLOBAL
    Inventor: Dennis A. Dempsey
  • Patent number: 9112496
    Abstract: A circuit and a system that uses the circuit for connecting a plurality of input channels to a receiving device. The circuit includes a plurality of DMOS switches, each of which connects a respective one of the input channels to the receiving device in response to a respective control signal. The control signals are referenced to a ground signal. Each input channel includes a common mode voltage that is non-referenced to the ground signal. The circuit also includes a switch driver that generates the control signals such that the input channels are activated one at a time.
    Type: Grant
    Filed: April 4, 2014
    Date of Patent: August 18, 2015
    Assignee: ANALOG DEVICES GLOBAL
    Inventor: David Aherne