Patents Assigned to Analog Devices
  • Publication number: 20140266821
    Abstract: A converter may include multiple converter stages connected in series. Each converter stage may receive a clock signal and an analog input signal, and may generate an analog output signal and a digital output signal. Each converter stages may include an encoder generating the digital output signal, a decoder generating a reconstructed signal, a delaying converter generating a delayed signal, and an amplifier generating a residue signal, wherein the delayed signal may be a continuous current signal.
    Type: Application
    Filed: April 24, 2013
    Publication date: September 18, 2014
    Applicant: ANALOG DEVICES TECHNOLOGY
    Inventor: Hajime SHIBATA
  • Publication number: 20140264881
    Abstract: In some implementations, a metal pad for capturing or interfacing with through-silicon vias has a plurality of openings through it. Another metal pad on an upper level can also include a plurality of openings. The metal pads are vertically aligned and the placement of the openings in each metal pad is such that the openings are laterally offset and substantially do not directly overlie or underlie one another. As seen in a top-down view, the through-silicon via etch may “see” a metal etch stop that extends continuously across the width of the via, although different portions of the etch stop may be distributed on different vertical levels due to the presence of openings in the metal pads. The openings in the metal pads facilitate integrated circuit fabrication their respective levels and the aggregate structure formed by the metal pads provides an effective etch stop for the through-silicon via etch.
    Type: Application
    Filed: September 9, 2013
    Publication date: September 18, 2014
    Applicant: ANALOG DEVICES, INC.
    Inventor: Rodrigo Carrillo-Ramirez
  • Publication number: 20140266140
    Abstract: A voltage generator is provided which is reliable, self starting and only requires a few components. The voltage generator comprises a first stage that provides a current to a second stage. The first stage has a temperature coefficient of one sign, such as positive, and the second stage has an opposing temperature coefficient, e.g. negative. The responses are summed such that the overall temperature coefficient is reduced.
    Type: Application
    Filed: March 11, 2014
    Publication date: September 18, 2014
    Applicant: Analog Devices Technology
    Inventors: Santiago Iriarte, Ramon Tortosa Navas, Enrique Company Bosch
  • Publication number: 20140269970
    Abstract: An all digital model of nonlinear transmitter signal distortion in signals received at a receiver of a transmitter-receiver may be used to estimate distortion. The estimated distortion may then be cancelled from the received signals to improve signal quality of the received signal. The digital nonlinear model may be part of an estimator circuit that estimates nonlinear distortion terms by applying a formula or transformation to a digitized version of the signals transmitter at a transmitter of the transmitter-receiver. A mixer may be used to shift a frequency of the estimated nonlinear terms away from a transmitter frequency so that the nonlinear terms can later be subtracted from the incoming signal received at the receiver at a receiver frequency. Circuits and methods are provided.
    Type: Application
    Filed: March 12, 2013
    Publication date: September 18, 2014
    Applicant: Analog Devices Technology
    Inventors: Patrick PRATT, Peadar Antony FORBES
  • Publication number: 20140268917
    Abstract: A power converter may include an amplifier that generates an error signal, a modulator that generates a modulated error signal, an isolator that generates an isolated modulated error signal, and a demodulator that generates an isolated error signal, which may be substantially proportional to the difference between the output signal and the reference signal, and a controller that controls a power stage to generate the output signal of the power converter.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Applicant: Analog Devices Technology
    Inventors: Shaoyu MA, Tianting ZHAO, Baoxing CHEN
  • Publication number: 20140269990
    Abstract: An amplifier may include a predistorter receiving an input signal to generate a predistortion signal, a first converter receiving the predistortion signal to generate a preamplified signal, a power amplifier receiving the preamplified signal to generate an output signal based on the preamplified signal and the input signal, and a second converter sampling the output signal to generate a feedback signal. The predistorter may separately and independently generate a predistortion signal component for the in-phase input signal and a predistortion signal component for the quadrature input signal.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Applicant: Analog Devices Technology
    Inventor: Dong CHEN
  • Publication number: 20140266376
    Abstract: A multi-stage clock distribution circuit for an integrated circuit is provided. The clock distribution circuit may route a common clock signal to a plurality of clock receiver circuits. Each stage in the distribution circuit may include a plurality of buffers. Outputs of at least some, perhaps all, of the buffers may be connected to each other by an interconnect. The interconnect may align clock signals that are output by the interconnected buffers and thereby encourage synchronization of those clock signals. Other stages of the clock distribution signal may be connected as well.
    Type: Application
    Filed: August 14, 2013
    Publication date: September 18, 2014
    Applicant: ANALOG DEVICES, INC.
    Inventors: Shawn S. KUO, Steven C. ROSE
  • Publication number: 20140262464
    Abstract: A laterally coupled isolator includes a pair of isolator traces provided in a common dielectric layer and separated by a distance that defines the isolation strength of the system. Circuit designers can vary the lateral distance to tailor isolation rating to suit individual design needs.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Applicant: Analog Devices, Inc.
    Inventor: Baoxing CHEN
  • Publication number: 20140266358
    Abstract: In one example embodiment, a programmable capacitor array is provided for low distortion and minimizing linearity degradation of an input (Vin) by utilizing control circuitry to switch on and off an array of MOSFET switches. The control circuitry turns on a MOSFET to load a capacitance on Vin and turns off the MOSFET to remove the capacitance from Vin in response to a Din control signal. When the intention is to load Vin with the capacitance, the MOSFET is left on continuously. When the intention is to remove or unload the capacitance from Vin, the MOSFET is primarily turned off, however, the MOSFET is still periodically turned on with appropriate voltage levels in response to a clock signal for periods of time when the loading of the capacitance on Vin is tolerable to the system, thereby ensuring minimal linearity degradation of Vin due to the programmable capacitor array system.
    Type: Application
    Filed: February 24, 2014
    Publication date: September 18, 2014
    Applicant: ANALOG DEVICES, INC.
    Inventors: Siddharth Devarajan, Lawrence A. Singer
  • Publication number: 20140266332
    Abstract: A multi-channel isolation system has N+1 isolators for N channels of communication data. N of the isolators may transfer data signals across an isolation barrier, one for each of the N channels of data. An N+1st isolator transfers refresh signals representing state of the data signals on the N isolators. Receiver circuitry, therefore, may receive signals from the N isolation channels without risk for collision with refresh signals. If reception of the refresh signals becomes necessary, circuitry on a receive side of the isolator may switch over to the N+1st receive path to output state data contained in the refresh signals.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Applicant: Analog Devices, Inc.
    Inventor: Bikiran GOSWAMI
  • Publication number: 20140280421
    Abstract: An FFT operation is performed by dividing n time-domain input points into a plurality of groups of m points, performing a plurality of constant-geometry butterfly operations on each of the groups of m points, and finally performing at least one in-place butterfly operation on the group of n points.
    Type: Application
    Filed: March 15, 2013
    Publication date: September 18, 2014
    Applicant: ANALOG DEVICES, INC.
    Inventors: Ning Yang, David Miller, Boris Lerner, Guolin Pan, Steven L. Cox, Jiang Wu
  • Publication number: 20140282349
    Abstract: A method can reuse at least one pin in demultiplexing (demuxing) a voltage from a pin. The method can be used to set an accurate current limit threshold in a design for test (DFT) phase and, thus, to accurately set a trimming code of a current limiter. The method uses the property that a power MOSFET has almost a same conductive resistance at a large drain current. Thus, the current limit threshold can be set according to an accurate drain-to-source voltage Vds at a small current sink that is less than a maximum current that ATE is able to provide. An accurate voltage Vds can be measured through Kelvin sensing drain and source pins of the power MOSFET, which are connected to a current sense circuit.
    Type: Application
    Filed: September 17, 2013
    Publication date: September 18, 2014
    Applicant: ANALOG DEVICES TECHNOLOGY
    Inventors: Roger Feng, Junxiao Chen, Bin Shao
  • Publication number: 20140266373
    Abstract: A system may include a plurality of isolators to transfer data signals across an isolation barrier, one of the signals including a clock signal. A delay circuit may be included to receive the clock signal and provide a delayed clock signal that lags the clock signal by an amount representing a delay across the isolation barrier. The delayed clock signal may be delayed by a round trip propagation delay over the isolation barrier. The delayed clock signal may be used as a reference to read data sent over the isolation barrier.
    Type: Application
    Filed: March 15, 2013
    Publication date: September 18, 2014
    Applicant: Analog Devices, Inc.
    Inventors: Bikiran GOSWAMI, Mark Stewart CANTRELL, Baoxing CHEN
  • Publication number: 20140266431
    Abstract: A amplifier system may include a predistorter receiving an input signal to generate a predistortion signal, a first converter receiving the predistortion signal to generate a preamplified signal, a power amplifier receiving the preamplified signal to generate an output signal based on the preamplified signal and the input signal, and a second converter sampling the output signal to generate a feedback signal. The power amplifier may produce a distortion signal at a first frequency, the second converter may sample the output signal using a timing signal with a second frequency that is lower than the first frequency to generate the feedback signal, and the predistorter, based upon the feedback signal, may predistort the predistortion signal to reduce the distortion signal at the first frequency.
    Type: Application
    Filed: March 13, 2013
    Publication date: September 18, 2014
    Applicant: Analog Devices Technology
    Inventor: Dong CHEN
  • Publication number: 20140269863
    Abstract: A method and apparatus for estimating and compensating TX LO leakage using circuitry on a loopback path connecting the transmitter and receiver are provided. The TX LO leakage may be estimated by measuring the DC signal on the receiver, measuring the phase difference between the received LO signal and the receiver LO signal, and filtering LO harmonics that may arise from the use of non-linear mixers. The DC signal on the receiver may be measured by opening and closing the loopback path, or changing the gain of the loopback path, or flipping the phase of looped back TX signal. The method may be used in an initialization or tracking calibration scheme.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Applicant: Analog Devices, Inc.
    Inventors: Jianxun Fan, Reza Alavi, Steven R. Bal, David J. McLaurin
  • Publication number: 20140265578
    Abstract: Embodiments of the present invention may provide non-invasive techniques for adjusting timing in multistage circuit systems. A multistage circuit system according to embodiments of the present invention may include a plurality of circuit stages coupled to signal lines that carry signals. The system may also include a plurality of load circuits, one provided in for each circuit stage. The load circuits may have inputs coupled to the signal lines that carry the input signals. Each load circuit may include a current source programmable independently of the other load circuits that propagates current through an input transistor in the respective load circuit that receives the signal. The current propagating through the input transistor may provide a load on the corresponding signal line, allowing fine timing adjustment for each circuit stage.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Applicant: Analog Devices, Inc.
    Inventors: Gil ENGEL, Steven C. ROSE, Matthew Louis COURCY
  • Publication number: 20140264520
    Abstract: An integrated circuit device comprises a common-gated dual-oxide MOSFET including a protective device and a MOSFET. A common gate electrode serves as a gate electrode of the protective device and as a gate of the MOSFET. The protective device comprises a first gate dielectric having a first thickness over a first channel region and the MOSFET comprises a second gate dielectric thicker than the first gate dielectric over a second channel region. During a plasma process, a first current can flow through the first dielectric that is higher than a second current through the second dielectric.
    Type: Application
    Filed: March 13, 2013
    Publication date: September 18, 2014
    Applicant: ANALOG DEVICES, INC.
    Inventor: Mark D. Reisiger
  • Publication number: 20140266437
    Abstract: An example embodiment of an active cascode circuit has a control circuit for control of the gate to source voltage (VGS) of at least one transistor in the active cascode circuit. The embodiment may be configured so that control of the VGS also controls the voltage Vin on the input. Vin may be adjusted without altering the device geometry or changing the drain current. This allows for better control and optimization of available headroom for the input voltage in low voltage designs and also results in higher active cascode circuit bandwidth and/or higher output impedance (Rout) for a given power level.
    Type: Application
    Filed: August 27, 2013
    Publication date: September 18, 2014
    Applicant: ANALOG DEVICES, INC.
    Inventor: Daniel F. Kelly
  • Publication number: 20140266839
    Abstract: A flash ADC circuit may include a reference ladder providing reference signals and a plurality of comparators, each providing an output based on a comparison of a pair of input signals to a pair of reference signals. At least one pair of the comparators may receive the same pair of reference signals with a different orientation of the reference signals at each of the comparators. The flash ADC may include a switch network for swapping the pair of reference signals between the pair of comparators.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Applicant: Analog Devices Technology
    Inventors: John CULLINANE, Frederick Carnegie THOMPSON
  • Publication number: 20140266122
    Abstract: Apparatus and methods for generating a drive signal of a switching signal are disclosed. A first circuit receives an oscillating reference signal, a first compensation signal, a second compensation signal, and a third compensation signal. The first compensation signal is indicative of an error between an output voltage of a power converter and a reference voltage. The second compensation signal is indicative of the error relative to a threshold. The third compensation signal is indicative of an output current of the power converter. The first circuit generates a comparison signal having a waveform including pulses having durations based at least partly on a combination of the periodic reference signal, the first compensation signal, the second compensation signal, and the third compensation signal. A second circuit receives a clock signal and the comparison signal and generates a drive signal for activation and deactivation of a driver transistor.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Applicant: Analog Devices Technology
    Inventors: Zhijie Zhu, Junxiao Chen, Bin Shao