Patents Assigned to Broadcom
-
Publication number: 20040235443Abstract: A direct conversion radio frequency (RF) tuner includes a mixer generating I and Q quadrature components. A phase detection circuit generates a phase error measurement between the I quadrature component and the Q quadrature component. A phase correction circuit corrects a phase of the Q component based on the phase error measurement, and outputs a phase-corrected Q quadrature component. An I quadrature component gain control circuit receives the I quadrature component and outputting an amplitude corrected I quadrature component. A Q quadrature component gain control circuit receives the phase corrected Q quadrature component and outputs an amplitude corrected Q quadrature component.Type: ApplicationFiled: May 20, 2003Publication date: November 25, 2004Applicant: Broadcom CorporationInventor: Ramon A. Gomez
-
Publication number: 20040233858Abstract: Position based WPAN (Wireless Personal Area Network) management. Based on either the relative position or the specific location of devices within a WPAN, communication between the various devices is managed by grouping the devices into two or more groups. In addition, the communication between theses various devices may be governed by profiles assigned to the groups (or even the actual individual devices) that are assigned based on their locations within the WPAN. The relative locations of the devices may be made using ranging that is performed by transmitting UWB (Ultra Wide Band) pulses between the various devices within the WPAN. Alternatively, each device may include GPS (Global Positioning System) functionality and information corresponding to the specific locations of the devices may be communicated between the devices, and that information may be used to group devices user and/or assign profiles to govern the communication to and from the devices.Type: ApplicationFiled: September 23, 2003Publication date: November 25, 2004Applicant: Broadcom Corporation, a California CorporationInventor: Jeyhan Karaoguz
-
Publication number: 20040232951Abstract: A detector circuit for determining whether synchronization lock has been optimally achieved in feedback-type control systems. The detector circuit evaluates an error signal developed by a phase/frequency detector and compares the absolute magnitude of the error signal to a first threshold signal corresponding to a magnitude metric. When the value of the error signal is less than the magnitude threshold value, an event signal initiates a time interval counter which continues counting so long as the error signal remains below the magnitude threshold value. The time interval counter continues until it counts to a second threshold value corresponding to a timing metric. At this point, synchronization lock is declared.Type: ApplicationFiled: June 30, 2004Publication date: November 25, 2004Applicant: Broadcom CorporationInventors: Loke Kun Tan, Farzad Etemadi, Denny Yuen, Shauhyurn (Sean) Tsai
-
Publication number: 20040232980Abstract: An upstream amplifier is integrated on a substrate with a digital-to-analog converter (DAC) to form an integrated circuit. In an embodiment, a low-pass filter is also integrated on the substrate. The output signal level of the upstream amplifier is controllable. In embodiments, fine adjustments are made to the output signal level of the upstream amplifier by varying a bias current of the DAC. A software control bit is used to switch between a power-on mode of operation and a power-down mode of operation. The upstream amplifier transmits in a burst mode. The power consumption of the upstream amplifier scales with the amplifier's output signal level. A high degree of matching is attained between the positive and negative paths of the upstream amplifier. This provides high immunity from common-mode disturbances such as substrate noise, clock spurs, and glitches caused by a gain change.Type: ApplicationFiled: June 7, 2004Publication date: November 25, 2004Applicant: Broadcom CorporationInventors: Stephen A. Jantzi, Anilkumar V. Tammineedi, Jungwoo Song, Lawrence M. Burns, Donald G. McMullin, Agnes N. Woo
-
Patent number: 6822439Abstract: A system, method, and apparatus for controlling tri-state drivers are presented herein. During scan testing, a decoder controls the tri-state drivers and prevents more than one tri-state driver from driving a shared resource, regardless of the test patterns shifted into the scan chain. During functional mode, the tri-state drivers are driven by functional enables.Type: GrantFiled: June 27, 2003Date of Patent: November 23, 2004Assignee: Broadcom CorporationInventors: Himakiran Kodihalli, Amar Guettaf
-
Patent number: 6823483Abstract: A physical coding sublayer (PCS) transmitter circuit generates encoded symbols based on a transmission standard. For example, in one embodiment, the transmission standard may be based on the 1000 BASE-T standard. A symbol skewer skews the plurality of encoded symbols within a symbol clock time. A physical coding sublayer (PCS) receiver core circuit decodes a plurality of symbols based on encoding parameters. The symbols are transmitted using the encoding parameters according to a transmission standard. The received symbols are skewed within a symbol clock time by respective skew intervals. A PCS receiver encoder generator generates the encoding parameters. In one embodiment, the receiver core circuit may include a multiplexer to swap the symbols.Type: GrantFiled: April 24, 2000Date of Patent: November 23, 2004Assignee: Broadcom CorporationInventor: John L. Creigh
-
Patent number: 6822482Abstract: A first dynamic logic circuit has an output node on which a scan value is provided during scan. One of one or more second dynamic logic circuits has an input coupled to the output node of the first dynamic logic circuit, and an output of the second dynamic logic circuits is sampled in response to the scan value during scan. In one embodiment, clock generation circuitry may be included which generates a first clock, a second clock, and a third clock. At least one evaluate pulse on the first clock prior is generated prior to sampling the output of the second dynamic logic circuits, the first clock controlling at least the evaluation of the second dynamic logic circuits. The second and third clocks are generated to isolate the output node from inputs to the first dynamic logic circuit responsive to the scan mode signal indicating that scan is active.Type: GrantFiled: November 17, 2003Date of Patent: November 23, 2004Assignee: Broadcom CorporationInventor: Brian J. Campbell
-
Patent number: 6822918Abstract: The present invention relates to a method for improving speed and increasing performance in a multi-port register file memory or SRAM including at least one storage element and other circuitry that operate synchronously or asynchronously. The method comprises differentially sensing a small voltage swing in the multi-port memory using a two-stage analog-style sense amplifier including at least one trip-level-shifted inverter device.Type: GrantFiled: October 6, 2003Date of Patent: November 23, 2004Assignee: Broadcom CorporationInventors: Mark Slamowitz, Douglas D. Smith, David W. Knebelsberger, Myron Buer
-
Publication number: 20040230997Abstract: A single integrated circuit is provided to enable the distribution of voice, video, and/or data services throughout a multimedia distribution network, such as a cable communications network. The single integrated circuit supports both digital and analog television services (e.g., PVR, pay-for-view, EPG, e-commerce, etc.) and computer data services (e.g., telephony, Internet browsing, facsimile, messaging, videoconferencing, etc.). In an embodiment, the single integrated circuit includes three components that constitute a DOCSIS™ compliant cable modem, namely a digital inband demodulator, a digital upstream burst modulator, a media access controller, and a microprocessor. In an embodiment, a digital out-of-band demodulator is also included. In another embodiment, the single integrated circuit integrates front-end and backend set-top box functionality in addition to DOCSIS™ cable modem functionality.Type: ApplicationFiled: May 13, 2003Publication date: November 18, 2004Applicant: Broadcom CorporationInventor: Tarek Kaylani
-
Publication number: 20040227653Abstract: Binary indications are converted to an analog representation with significant reduction in ringing at the transitions between successive binary indications and in the period during each binary indication. The binary indications are disposed in a row-and-column matrix to provide a thermometer code. Each stage of the converter includes a decoder and latch arranged so the decoder inputs settle before the latch is set by the clock pulses. The stages are implemented in complementary CMOS. Complementary transistors are biased so one transistor of the pair is driven to the rail while the other transistor of the pair floats. A dummy CMOS transistor is used to balance the number of transistors in the decoder paths.Type: ApplicationFiled: March 26, 2004Publication date: November 18, 2004Applicant: Broadcom CorporationInventors: Klaas Bult, Chi-Hung Lin
-
Publication number: 20040228157Abstract: A one time programmable memory circuit includes a one time programmable memory array. A write circuit outputs data to the one time programmable memory array. A power up write controller outputs the data and a write enable signal to the write circuit. A read circuit outputs data from the one time programmable memory array upon a read enable signal received from a read controller. An address decoder communicates with the power up write controller and the read controller, for providing an address to the one time programmable memory array.Type: ApplicationFiled: January 5, 2004Publication date: November 18, 2004Applicant: Broadcom CorporationInventors: Tony M. Turner, Myron Buer
-
Patent number: 6819709Abstract: A startup protocol is provided for use in a communications system having a plurality of transceivers, one transceiver acting as a master and another transceiver acting as slave, each transceiver having a noise reduction system, a timing recovery system and at least one equalizer. The operation of the startup protocol is partitioned into three stages. During the first stage the timing recovery system and the equalizer of the slave are trained and the noise reduction system of the master is trained. During the second stage the timing recovery system of the master is trained in both frequency and phase, the equalizer of the master is trained and the noise reduction system of the slave is trained. During the third stage the noise reduction system of the master is retrained, the timing recovery system of the master is retrained in phase and the timing recovery system of the slave is retrained in both frequency and phase.Type: GrantFiled: November 9, 2000Date of Patent: November 16, 2004Assignee: Broadcom CorporationInventors: Oscar E. Agazzi, John L. Creigh
-
Patent number: 6819330Abstract: A graphics integrated circuit chip is used in a set-top box for controlling a television display. The graphics chip processes analog video input, digital video input, a graphics input and an audio input simultaneously. The chip includes a display engine that processes graphics images organized as windows. The display engine processes graphics images formatted in any one of a plurality of formats including a color look up table (CLUT) format. A color look-up (CLUT) table loading mechanism preferably facilitates the transfer of real-time CLUT table data during graphics composition. The loading mechanism may be triggered by a window descriptor that contains a color look-up table load command.Type: GrantFiled: November 30, 2001Date of Patent: November 16, 2004Assignee: Broadcom CorporationInventors: Alexander G. MacInnis, Chengfuh Jeffrey Tang, Xiaodong Xie, James T. Patterson, Greg A. Kranawetter
-
Patent number: 6819199Abstract: The invention is a balun transformer that converts a single-ended (or unbalanced) signal to a differential (or balanced) signal. The balun is a printed metal pattern on a circuit board in conjunction with several low cost chip capacitors and a low cost chip inductor. The balun transformer is a modified Marchand balun that is implemented using printed transmission lines. The balun has a plurality of coupled transmission lines to improve tolerances to variations in PC board fabrication. To make the balun compact, it is electrically lengthened through the use of capacitive loading, which reduces the required physical size. Additionally, the capacitors increase the bandwidth due to the resonant interaction between the short inductive balun and the capacitors that are placed in series with the input and the output.Type: GrantFiled: June 28, 2001Date of Patent: November 16, 2004Assignee: Broadcom CorporationInventors: Lawrence M. Burns, Carl W. Pobanz
-
Patent number: 6819682Abstract: A method for synchronizing clocks in a packet transport network. The method comprises, receiving an external network clock at a central packet network node and transmitting timing information to a plurality of packet network devices, the timing information based upon the external network clock. The method further comprises, transmitting and receiving data that is synchronized to the timing information to a plurality of connected packet network devices. And finally, delivery of packets to an external interface via a packet network that contains data synchronized to the external network clock.Type: GrantFiled: September 6, 2000Date of Patent: November 16, 2004Assignee: Broadcom CorporationInventors: Theodore F. Rabenko, Lisa V. Denney
-
Patent number: 6819193Abstract: The present invention generally relates to voltage-controlled oscillators. More specifically, the present invention relates to method and circuitry for implementing a differentially tuned varactor-inductor oscillator. In one exemplary embodiment, the present invention includes an LC tank circuit having a couple of terminals, a first and second capacitors, and a first and second varactors. The first and second varactors are connected in series forming a first and a second node. The first capacitor connects the first node and one terminal of the LC tank circuit. The second capacitor connects the second node and the other terminal of the LC tank circuit. A pair of differential input control signals is applied across the first and the second varactors, respectively, to tune the LC tank circuit thereby generating an oscillator output.Type: GrantFiled: April 2, 2003Date of Patent: November 16, 2004Assignee: Broadcom CorporationInventor: German Gutierrez
-
Patent number: 6819910Abstract: A radio includes a self-calibrating transmitter that uses a portion of a receiver section to perform self-calibration. Accordingly, the radio includes a transmitter section, mixer, analog receiver section, calibration switch module, digital receiver section, calibration determination module, and calibration execution module. The transmitter section produces a modulated RF signal from base-band signal and a transmitter local oscillation. The mixer mixes the modulated RF signal with the transmitter local oscillation to produce a base-band representation of the modulated RF signal. In calibration mode, the calibration switch module provides the base-band representation to the receiver section, which processes the representation to produce a 2nd base-band digital signal. The calibration determination module interprets frequency components of the 2nd base-band digital signal to produce a calibration signal that compensates for imbalances within the transmitter.Type: GrantFiled: March 8, 2002Date of Patent: November 16, 2004Assignee: Broadcom Corp.Inventors: Hong Shi, Henrik T. Jensen
-
Patent number: 6819331Abstract: Aspects of the invention may include a method updating a color look-up table (CLUT) for a next line of graphics before a current line of graphics has been completely read out of a graphics FIFO and assigned color pixel values. The method may include the step of formatting or arranging the CLUT into a plurality of sub-CLUTs. Each one of the sub-CLUTs may include pixel color values for each one of a plurality of pixels which may include a line of the graphics image data. Pixel color values may be read from within a first selected sub-CLUT, the first selected sub-CLUT comprising pixel color values for a first line of the graphics image data. The read pixel color value may be applied to the current first line of the graphics image data. While the read pixel color value is being applied to the current first line, pixel color values for a second selected sub-CLUT may be updated. The second selected sub-CLUT may include color pixel values for a second line of the graphics image data.Type: GrantFiled: November 6, 2002Date of Patent: November 16, 2004Assignee: Broadcom CorporationInventors: Guang-Ting Shih, Jay Li, Steven Tseng, Chengfuh Jeffrey Tang
-
Patent number: 6819915Abstract: A differential latch includes a sample transistor section, a hold transistor section, a 1st gating circuit and a 2nd gating circuit. The sample transistor section is operably coupled to sample, when coupled to a supply voltage (e.g., VDD and VSS) a differential input signal. The hold transistor section is operably coupled to latch, when coupled to the supply voltage, the sampled differential input to produce a latched differential signal. The 1st gating circuit is operable to couple the sampled transistor section to the supply voltage in accordance with a 1st clocking logic operation and a 2nd clocking logic operation. The 2nd gating circuit is operable to couple the hold transistor section to the supply voltage in accordance with a 3rd clocking logic operation and a 4th clocking logic operation.Type: GrantFiled: December 4, 2003Date of Patent: November 16, 2004Assignee: Broadcom Corp.Inventor: Tsung-Hsien Lin
-
Publication number: 20040222821Abstract: A differential line driver includes a plurality of driver cells. Control logic outputs positive and negative control signals to the driver cells so as to match a combined output impedance of the driver cells at (Vop, Von). Each driver cell includes an input Vip and an input Vin, an output Vop and an output Von, a first PMOS transistor and a first NMOS transistor having gates driven by the input Vip, and a second PMOS transistor and a second NMOS transistor having gates driven by the input Vin. A source of the first PMOS transistor is connected to a source of the second PMOS transistor. A source of the first NMOS transistor is connected to a source of the second NMOS transistor. First and second resistors are connected in series between the first PMOS transistor and the first NMOS transistor, and connected together at Von. Third and fourth resistors are connected in series between the second PMOS transistor and the second NMOS transistor, and connected together at Vop.Type: ApplicationFiled: June 8, 2004Publication date: November 11, 2004Applicant: Broadcom CorporationInventors: David Seng Poh Ho, Wee Teck Lee