Patents Assigned to Intersil
  • Patent number: 7206405
    Abstract: A subscriber line interface circuit contains a high voltage analog section, and a low voltage and digital signal processing section, that monitors and controls the high voltage analog section. The high voltage analog section includes a dual mode tip/ring amplifier unit coupled to a subscriber loop pair, and an input signal receiving unit, that conditions input voice and low voltage signaling and ringing signals from the mixed signal section. Attributes of and/or enhancements to the high voltage section are used to improve the operational performance of the subscriber line interface circuit, in particular, low noise, low power, wide-bandwidth and wide dynamic range characteristics.
    Type: Grant
    Filed: June 25, 2002
    Date of Patent: April 17, 2007
    Assignee: Intersil Americas Inc.
    Inventors: Leonel Ernesto Enriquez, Douglas L. Youngblood
  • Patent number: 7206343
    Abstract: A digitally-implemented pulse width modulation (PWM) signal generator forms the PWM pulse width as a rational number based on full cycles of a PWM reference clock, and offers a very high effective resolution of the PWM pulse signal that is compatible with multiphase DC-DC converters. Being totally digital allows digital error accumulation and correction to occur at the point of origin of the PWM signal, well upstream of the relatively slow voltage control feedback loop. Quantization errors are corrected before they can accumulate in the converter's DC output voltage.
    Type: Grant
    Filed: January 24, 2003
    Date of Patent: April 17, 2007
    Assignee: Intersil Americas Inc.
    Inventor: Lawrence G. Pearce
  • Patent number: 7205798
    Abstract: Circuits, methods, and apparatus for reducing the phase error in an NCO clock output to reduce the clock jitter. This is particularly beneficial where the frequencies of the NCO output and reference signal are unrelated. One embodiment provides a circuit that corrects the phase of the NCO output in two steps in order to obtain a substantially glitch-free, high-speed operation. During the first step, the output of the NCO is phase shifted to the closest quarter portion of a cycle of a clock signal. A second correction step is then performed by steering a number of currents under the control of at least some of a number of remainder bits from the NCO. The current steering provides a die area efficient, low-noise phase correction. The decoded remainder bits are latched using a feed forward circuit that prevents the device from entering a locked state.
    Type: Grant
    Filed: January 28, 2005
    Date of Patent: April 17, 2007
    Assignee: Intersil Americas Inc.
    Inventors: Sandeep Agarwal, Xiaole Chen
  • Patent number: 7202114
    Abstract: A complementary SCR-based structure enables a tunable holding voltage for robust and versatile ESD protection. The structure are n-channel high-holding-voltage low-voltage-trigger silicon controller rectifier (N-HHLVTSCR) device and p-channel high-holding-voltage low-voltage-trigger silicon controller rectifier (P-HHLVTSCR) device. The regions of the N-HHLVTSCR and P-HHLVTSCR devices are formed during normal processing steps in a CMOS or BICMOS process. The spacing and dimensions of the doped regions of N-HHLVTSCR and P-HHLVTSCR devices are used to produce the desired characteristics. The tunable HHLVTSCRs makes possible the use of this protection circuit in a broad range of ESD applications including protecting integrated circuits where the I/O signal swing can be either within the range of the bias of the internal circuit or below/above the range of the bias of the internal circuit.
    Type: Grant
    Filed: January 11, 2005
    Date of Patent: April 10, 2007
    Assignees: Intersil Americas Inc., The University of central Florida
    Inventors: Javier A. Salcedo, Juin J. Liou, Joseph C. Bernier, Donald K. Whitney, Jr.
  • Patent number: 7199558
    Abstract: Using an overcurrent detector and one-shot, an AC-DC adapter interface and battery charging circuit is operative, in response to the total current being drawn from an AC-DC adapter exceeding a prescribed limit, to immediately reduce (e.g., interrupt) the supply of battery charging current for a prescribed interval, and thereafter allow the battery charging current to incrementally adjust to an acceptable level, while maintaining the total current drawn from the AC-DC adapter to less than the prescribed limit.
    Type: Grant
    Filed: April 20, 2004
    Date of Patent: April 3, 2007
    Assignee: Intersil Americas Inc.
    Inventors: Eric Magne Solie, Susan Montgomery Schneider, legal representative, Michael Edwin Schneider, deceased
  • Publication number: 20070072326
    Abstract: A method of a fabricating a multiple wavelength adapted photodiode and resulting photodiode includes the steps of providing a substrate having a first semiconductor type surface region on at least a portion thereof, implanting and forming a second semiconductor type shallow surface layer into the surface region, and forming a multi-layer anti-reflective coating (ARC) on the shallow surface layer. The forming step includes depositing or forming a thin oxide layer on the shallow surface layer and depositing a second dielectric layer different from the thin oxide layer on the thin oxide layer. An etch stop is formed on the second dielectric, wherein the etch stop includes at least one layer resistant to oxide etch. At least one oxide including layer (e.g. ILD) is then deposited on the etch stop. The oxide including layer and etch stop are then removed to expose at least a portion of the ARC to the ambient.
    Type: Application
    Filed: September 18, 2006
    Publication date: March 29, 2007
    Applicant: Intersil Americas Inc.
    Inventors: Dong Zheng, Phillip Benzel, Joy Jones, Alexander Kalnitsky, Perumal Ratman
  • Publication number: 20070069698
    Abstract: Multiple characteristics of a DC-DC converter, such as its mode of operation (e.g., either forced continuous conduction mode, or discontinuous conduction mode), and an operational parameter (such as the dead-time between switching times of the output switching devices (upper and lower MOSFETs) of the converter, whose associated driver integrated circuit has a pin usage that leaves only a single pin available for auxiliary purposes, are programmed by a single pin-based digital and analog information multiplexing circuit that couples both digital information and analog information within the same control signal to the driver IC by way of only the one available pin.
    Type: Application
    Filed: February 22, 2006
    Publication date: March 29, 2007
    Applicant: Intersil Americas Inc.
    Inventors: Steven Laur, Wei Dong, Mehul Shah
  • Patent number: 7196501
    Abstract: A linear regulator having an input node receiving an unregulated voltage, an output node providing a regulated voltage, a voltage regulator, a bias circuit, and a current control device. The voltage regulator has an input terminal, a reference terminal, and an output terminal which forms the output node of the linear regulator circuit. The bias circuit has a first terminal coupled to the output terminal of the voltage regulator and a second terminal. The current control device has a first current electrode which forms the input node of the linear regulator circuit, a second current electrode coupled to the input of the voltage regulator, and a control electrode coupled to the second terminal of the bias circuit. The bias circuit develops a voltage sufficient to drive the control terminal of the current control device and to operate the voltage regulator.
    Type: Grant
    Filed: November 8, 2005
    Date of Patent: March 27, 2007
    Assignee: Intersil Americas Inc.
    Inventor: Richard A. Dunipace
  • Patent number: 7196503
    Abstract: A current averaging circuit for averaging a piecewise linear switching current waveform of a PWM power converter including first, second and third sample and hold circuits and a sample averaging circuit. The first sample and hold circuit samples a short duration of the current waveform for each PWM cycle and provides corresponding short samples. The second sample and hold circuit samples a long duration of each PWM cycle and provides corresponding long samples. The sample averaging circuit is coupled to the first and second sample and hold circuits, averages corresponding ones of the short and long samples and provides corresponding average values. The third sample and hold circuit samples each average value and provides a current average signal. The waveform may include ramp-on-a-step voltage pulses representing switching current. The current average signal is updated after each current pulse.
    Type: Grant
    Filed: March 23, 2005
    Date of Patent: March 27, 2007
    Assignee: Intersil Americas, Inc.
    Inventors: Grady M. Wood, Fred F. Greenfeld
  • Patent number: 7193551
    Abstract: A multi-reference voltage generator includes an interface controller, a first bank of N m-bit registers and a second bank of N m-bit registers. A first multiplexer has inputs connected to outputs of the first and second bank of registers. An m-bit digital-to-analog (DAC) has an m-bit parallel input connected to an output of the first multiplexer. An analog demultiplexer has an input connected to an analog output of the m-bit DAC. Each sample-and-hold circuit in a first group of N sample-and-hold (S/H) circuits is connected to a corresponding output of the analog demultiplexer. Similarly, each S/H circuit in a second group of N S/H circuits is connected to a corresponding output of the analog demultiplexer. N further multiplexers each have a first input connected to an output of a corresponding one of the S/H circuits in the first group and a second input connected to an output of a corresponding one of the S/H circuits in the second group.
    Type: Grant
    Filed: August 19, 2005
    Date of Patent: March 20, 2007
    Assignee: Intersil Americas Inc.
    Inventor: Chor Yin Chia
  • Publication number: 20070052450
    Abstract: Current feedback amplifiers circuits that generate common mode (CM) and/or differential mode (DM) currents are provided herein. This description is not intended to be a complete description of, or limit the scope of, the invention. Other features, aspects, and objects of the invention can be obtained from a review of the specification, the figures and the claims.
    Type: Application
    Filed: November 6, 2006
    Publication date: March 8, 2007
    Applicant: INTERSIL AMERICAS INC.
    Inventor: Jeffrey Lehto
  • Publication number: 20070052849
    Abstract: Systems and methods to provide automatic compensation for frequency attenuation of a video signal transmitted over a cable are provided. Frequency compensation is applied to a received video signal that was transmitted over the cable to thereby produce a compensated video signal. A shape of a horizontal sync portion of the compensated video signal is analyzed. The frequency compensation is automatically adjusted based on the shape of the horizontal sync portion of the compensated video signal. This abstract is not intended to be a complete description of the various embodiments of the present invention.
    Type: Application
    Filed: October 21, 2005
    Publication date: March 8, 2007
    Applicant: INTERSIL AMERICAS INC.
    Inventors: Warren Craddock, Elias Andrikopoulos
  • Patent number: 7187056
    Abstract: A method of forming bipolar junction devices, including forming a mask to expose the total surface of the emitter region and adjoining portions of the surface of the base region. A first dielectric layer is formed over the exposed surfaces. A field plate layer is formed on the first dielectric layer juxtaposed on at least the total surface of the emitter region and adjoining portions of the surface of the base region. A portion of the field plate layer is removed to expose a first portion of the emitter surface. A second dielectric layer is formed over the field plate layer and the exposed portion of the emitter. A portion of the second dielectric layer is removed to expose the first portion of the emitter surface and adjoining portions of the field plate layer. A common contact is made to the exposed first portion of the emitter surface and the adjoining portions of the field plate layer. In another embodiment, the field plate and emitter contact are formed simultaneously.
    Type: Grant
    Filed: February 3, 2006
    Date of Patent: March 6, 2007
    Assignee: Intersil Americas, Inc.
    Inventors: Nicolaas W. van Vonno, Dustin Woodbury
  • Patent number: 7180048
    Abstract: Systems and methods for slow tail compensation are provided. A photodetector signal is pre-amplified to thereby produce an uncompensated photodetector signal that includes a fast component and a slow component. The fast component is removed from the uncompensated photodetector signal to thereby produce a compensating signal that includes the slow component of the uncompensated photodetector signal. The compensating signal is subtracted from the uncompensated photodetector signal to thereby produce a compensated photodetector signal that includes the fast component but not the slow component.
    Type: Grant
    Filed: December 30, 2005
    Date of Patent: February 20, 2007
    Assignee: Intersil Americas Inc.
    Inventor: Yang Zhao
  • Patent number: 7181306
    Abstract: A method of operating a plasma etcher wherein gas is introduced into the etcher at a substantially higher rate than a previous standard rate for a desired etch selectivity, and the throttle valve's open value is set to a substantially greater open value than a previous standard open value for the desired etch selectivity. The method may also include introducing the gas at a lower pressure than the pressure of the previous standard pressure for a desired etch selectivity.
    Type: Grant
    Filed: September 17, 2004
    Date of Patent: February 20, 2007
    Assignee: Intersil Americas, Inc.
    Inventor: David A. DeCrosta
  • Patent number: 7174626
    Abstract: A method of making a lead finish incorporating mechanically flattening the plated coating of metal leads. This may be accomplished by mechanical means such as rolling, stamping, peening, coining, forging, or other suitable flattening techniques.
    Type: Grant
    Filed: June 30, 1999
    Date of Patent: February 13, 2007
    Assignee: Intersil Americas, Inc.
    Inventors: Mark A. Kwoka, Jack H. Linn
  • Publication number: 20070018936
    Abstract: A multi-reference voltage generator includes an interface controller, a first bank of N m-bit registers and a second bank of N m-bit registers. A first multiplexer has inputs connected to outputs of the first and second bank of registers. An m-bit digital-to-analog (DAC) has an m-bit parallel input connected to an output of the first multiplexer. An analog demultiplexer has an input connected to an analog output of the m-bit DAC. Each voltage storage device in a first group of N voltage storage devices is connected to a corresponding output of the analog demultiplexer. Similarly, each voltage storage device in a second group of N voltage storage devices is connected to a corresponding output of the analog demultiplexer. N further multiplexers each have a first input connected to an output of a corresponding one of the voltage storage devices in the first group and a second input connected to an output of a corresponding one of the voltage storage devices in the second group.
    Type: Application
    Filed: September 29, 2006
    Publication date: January 25, 2007
    Applicant: Intersil Americas Inc.
    Inventor: Chor Yin Chia
  • Patent number: 7166866
    Abstract: A silicon semiconductor die comprises a heavily doped silicon substrate and an upper layer comprising doped silicon of a first conduction type disposed on the substrate. The upper layer comprises a well region of a second, opposite conduction type adjacent an edge termination zone that comprises a layer of a material having a higher critical electric field than silicon. Both the well region and adjacent edge termination zone are disposed at an upper surface of the upper layer, and an oxide layer overlies the upper layer and the edge termination zone. A process for forming a silicon die having improved edge termination. The process comprises forming an upper layer comprising doped silicon of a first conduction type on a heavily doped silicon substrate, and forming an edge termination zone that comprises a layer of a material having a higher critical electric field than silicon at an upper surface of the upper layer.
    Type: Grant
    Filed: July 2, 2004
    Date of Patent: January 23, 2007
    Assignee: Intersil America
    Inventors: Jun Zeng, Gary Mark Dolry, Praveen MurAleedharan
  • Patent number: 7166186
    Abstract: A decapsulation apparatus 100 has a laser 8 that removes plastic encapsulant from a device 24. Chamber 20 is sealed. Exhaust port 9 removes debris and fumes. The device 24 is positioned and scanned using an X,Y table 2. A hinged end 4 rotates the device to an acute angle of incidence with respect to a laser 8. Endpoint detector 10 senses the exposed integrated circuit and moves or shuts down the laser 8.
    Type: Grant
    Filed: September 10, 2001
    Date of Patent: January 23, 2007
    Assignee: Intersil Americas Inc.
    Inventor: Robert K. Lowry
  • Patent number: 7167557
    Abstract: A subscriber line interface circuit (SLIC) for a subscriber loop includes a pair of output amplifiers for connection to the subscriber loop and a transient output current limit circuit. The transient output current limit circuit may have at least one programmable output current limit and limit respective output currents from the pair of output amplifiers based thereon. The transient output current limit circuit may limit both source and sink currents for each of the pair of output amplifiers.
    Type: Grant
    Filed: July 19, 2001
    Date of Patent: January 23, 2007
    Assignee: Intersil Americas Inc.
    Inventor: Douglas Lawton Youngblood