Patents Assigned to LSI Logic
  • Patent number: 6088602
    Abstract: The present invention concerns a high resolution calibrator for a sleep mode clock of a mobile station in a wireless communications system. When the mobile station is in idle mode (i.e., listening to a paging channel periodically, but otherwise taking no action), the control processor commands the mobile station to enter into sleep mode to minimize power consumption. During sleep mode, the high-frequency reference clock and circuitry clocked by it are turned off. Only the calibrated low-frequency clock remains operating to clock the sleep logic. In a preferred version, the calibrator includes two counters: a first counter which counts up to S*T0 cycles of the super chip rate clock through one data frame, then rolls over to zero, and a second counter which counts cycles of the sleep mode clock.
    Type: Grant
    Filed: March 27, 1998
    Date of Patent: July 11, 2000
    Assignee: LSI Logic Corporation
    Inventor: Brian C. Banister
  • Patent number: 6088519
    Abstract: A method of cell placement for an integrated circuit chip includes performing a contraction operation by which at least some of the cells are relocated to new positions that provide lower interconnect wirelength. For each cell, the centroid of the net of cells to which the cell is connected is computed. The cell is then moved toward the centroid by a distance that is equal to the distance from the current position of the cell to the centroid multiplied by a "chaos" factor. This process continues until a specific energy condition is met; then the `expansion` mode is entered. An expansion operation is then performed by which the net force exerted on each cell by other cells in the placement and a resulting altered velocity of the cell are calculated, and a new cell position is calculated based on the altered velocity over an incremental length of time. The system stays in expansion mode until another energy criterion is met.
    Type: Grant
    Filed: May 18, 1998
    Date of Patent: July 11, 2000
    Assignee: LSI Logic Corporation
    Inventor: James S. Koford
  • Patent number: 6087867
    Abstract: A transaction control circuit includes an initiate control circuit and a busy control circuit which are coupled between an initiate input, an initiate output, a busy input and busy output. The initiate control circuit sets the initiate output to an active state when the initiate input transitions from an inactive state to an active state and holds the initiate output in the active state until the initiate control circuit senses a transition in the busy input from an inactive state to an active state. The busy control circuit sets the busy output to an active state when either the initiate output is in the active state or the busy input is in the active state.
    Type: Grant
    Filed: May 29, 1998
    Date of Patent: July 11, 2000
    Assignee: LSI Logic Corporation
    Inventor: Jeffrey J. Holm
  • Patent number: 6087726
    Abstract: A metal interconnect stack for an integrated circuit structure is described comprising a main metal interconnect layer, an underlying TiN barrier layer and a titanium metal seed layer below the TiN barrier layer, and a barrier layer below the titanium metal seed layer to provide protection against chemical interaction between the titanium metal seed layer and an underlying plug in a via. The structure is formed by providing an integrated circuit structure having an insulation layer formed thereon with one or more metal-filled vias or contact openings generally vertically formed therethrough to have an upper surface thereon; forming a lower barrier layer such as a TiN barrier layer over the insulation layer and the upper surface of the metal in the one or more metal-filled vias; and subsequently forming the titanium seed layer over the lower TiN barrier layer.
    Type: Grant
    Filed: March 1, 1999
    Date of Patent: July 11, 2000
    Assignee: LSI Logic Corporation
    Inventors: Shouli Steve Hsia, Zhihai Wang, Fred Chen
  • Patent number: 6087229
    Abstract: Provided are methods for fabricating hardened composite thin layer gate dielectrics. According to preferred embodiments of the present invention, composite gate dielectrics may be produced as bilayers having oyxnitride portions with nitrogen contents above 10 atomic percent, while avoiding the drawbacks of prior art nitridization methods. In one aspect of the present invention, a hardened composite thin layer gate dielectric may be formed by deposition of a very thin silicon layer on a very thin oxide layer on a silicon substrate, followed by low energy plasma nitridization and subsequent oxidation of the thin silicon layer. In another aspect of the invention, low energy plasma nitridization of a thin oxide layer formed on a silicon substrate may be followed by deposition of a very thin silicon layer and subsequent oxidation, or additional low energy plasma nitridization and then oxidation, of the thin silicon layer.
    Type: Grant
    Filed: March 9, 1998
    Date of Patent: July 11, 2000
    Assignee: LSI Logic Corporation
    Inventors: Sheldon Aronowitz, David Chan, James Kimball, David Lee, John Haywood, Valeriy Sukharev
  • Patent number: 6088391
    Abstract: A memory system for B frames of pixel data, where each B frame includes a plurality of sections, and where each of the plurality of sections includes pixel data corresponding to the top and bottom fields of a frame. The memory system includes a memory organized into a plurality of segments for storing the pixel data, where the number of segments equals the number of frame sections plus two additional segments. However, each of the segments is half the size of a frame section. The memory system also includes a segmentation device for receiving and separating pixel data according to the top and bottom fields of each frame. The segmentation device tracks the segments to determine two available segments of said memory, and for each section of each frame, stores pixel data from the top field into one of the available segments and stores pixel data from the bottom field into the other available segment of the memory.
    Type: Grant
    Filed: May 28, 1996
    Date of Patent: July 11, 2000
    Assignee: LSI Logic Corporation
    Inventors: David R. Auld, Raymond H. Lim
  • Patent number: 6085257
    Abstract: An improved transceiver that is tightly integrated into an enhanced receiving chip for a computer monitor. The transceiver includes a receiver having a first input port for receiving serialized data, a first output port for transmitting deserialized data to the transceiver, and a second input port adapted for receiving feedback data forwarded from a sensor to an audio and video control unit. The serialized data comprises video, audio and control data. The transceiver further comprises a receiver operably coupled between the first input port and the first output port, as well as a timing generator coupled to recover a clock signal from the serialized data and to synchronize the deserialized data from the recovered clock. The transceiver also includes a transmitter with a third input port for receiving parallel data and a second output port for transmitting a serial data stream. The parallel data are received by the third input port concurrently with the serialized data being received by the first input port.
    Type: Grant
    Filed: October 16, 1997
    Date of Patent: July 4, 2000
    Assignee: LSI Logic Corporation
    Inventors: Francois Ducaroir, Karl S. Nakamura, Michael O. Jenkins
  • Patent number: 6085258
    Abstract: A multiple-register-access-capable device includes a serial port coupled to a plurality of registers. The multiple-register-access-capable device is controlled by a state machine. Information in one of the registers identifies whether the device is in a single-register or multiple-register mode. The state machine which controls the device operates in a single-register mode if the bit is disabled and operates in a multiple-register mode if the bit is enabled. In single-register mode, the device operates in a manner known in the prior art whereby a single register is identified for reading or writing and data is then either written into the register or read out from the register in response to a write or read request. In multiple register mode, data is written into or read out from all registers in a selected group of registers in the device in response to the write or read request.
    Type: Grant
    Filed: June 19, 1998
    Date of Patent: July 4, 2000
    Assignee: LSI Logic Corporation
    Inventors: Stephen F. Dreyer, Rong-Hui Hu
  • Patent number: 6083848
    Abstract: A method for removing solder from the leads of ICs including immersing the IC in an acid solution. The acid solution dissolves the excess solder on the IC leads. The acid solution is preferably a hydrogen chloride solution containing about 38% hydrogen chloride and 62% water. The acid solution, however, can contain up to 50% hydrogen chloride. After the IC is immersed for a period of time, preferably ten minutes, it is removed from the acid solution and rinsed with water. The IC is rinsed so as to remove any remaining acid solution residue. Rinsing for 5 minutes or more typically ensures removing all of the acid solution. The IC is then inspected to determine whether substantially all of the excess solder is removed from the IC leads. If excess solder still remains on the IC leads, the IC is reintroduced into the solder removing process including immersing the IC in the acid solution, rinsing the IC with water, and inspecting the IC.
    Type: Grant
    Filed: March 31, 1998
    Date of Patent: July 4, 2000
    Assignee: LSI Logic Corporation
    Inventors: Emery Sugasawara, Kevin Weaver, Jay Hidy
  • Patent number: 6083269
    Abstract: A method of designing an integrated circuit employs hardware testing rule checking so as to ensure hardware testability and to ensure that automated test program generation will succeed when the design cycle reaches that stage. The method calls for, first, receiving a proposed logic design defined at a functional or behavioral level; second, defining a test bench for simulating operation of the logic design, the test bench including at least one input vector for stimulating the logic design for verifying the operation of the logic design; receiving a predetermined set of one or more hardware testing rules associated with a target tester; simulating operation of the logic design using the test bench; and, prior to releasing the logic design for logic synthesis, checking the simulation for compliance with the hardware testing rule set. Preliminary checking of the design and test bench prior to synthesis can avoid costly corrections later in connection with test program generation.
    Type: Grant
    Filed: August 19, 1997
    Date of Patent: July 4, 2000
    Assignee: LSI Logic Corporation
    Inventors: Stefan Graef, Quang Phan
  • Patent number: 6081997
    Abstract: A system and method are presented for forming a grid array device package around an integrated circuit. The integrated circuit includes multiple I/O pads on an underside surface, and an upper surface of a substrate includes a corresponding set of bonding pads. The substrate also has an opening (i.e., a hole) extending therethrough and preferably substantially in the center of the set of bonding pads. Solder bumps formed upon the I/O pads of the integrated circuit are placed in direct contact with corresponding members of the set of bonding pads, then heated until they flow in a C4 connection method. Following C4 connection of the I/O and bonding pads, the substrate and the attached integrated circuit are positioned within a mold cavity formed between two mold sections, and a liquid encapsulant material is injected through the opening of the substrate such that the encapsulant fills the mold cavity. The coupled I/O and bonding pads are enveloped by the liquid encapsulant.
    Type: Grant
    Filed: August 14, 1997
    Date of Patent: July 4, 2000
    Assignee: LSI Logic Corporation
    Inventors: Chok J. Chia, Seng Sooi Lim, Maniam Alagaratnam
  • Patent number: 6085032
    Abstract: A system for optimizing placement of cells a surface of a semiconductor chip divided into regions is provided herein. The system repetitively calculates affinities for relocating cells to alternate regions, repositioning cells having a maximum affinity greater than a predetermined threshold to the region providing the maximum affinity for the cell based on an influence parameter. The system then alters the influence parameter and repeats the previous functions for a predetermined number of times.
    Type: Grant
    Filed: June 28, 1996
    Date of Patent: July 4, 2000
    Assignee: LSI Logic Corporation
    Inventors: Ranko Scepanovic, James S. Koford, Alexander E. Andreev
  • Patent number: 6084424
    Abstract: Method and apparatus for voltage biasing a bus line are disclosed. In one embodiment, a terminator voltage biases a differential data line having a first bus line and a second bus line. The terminator, includes a resistor network, a biasing control circuit, and a controllable biasing circuit. The resistor network is coupled to the differential data line and has a network impedance substantially equal to the characteristic bus impedance of the differential data line. The controllable biasing circuit is coupled to the resistor network and is configured to generate (i) a first control signal and (ii) a second control signal. The controllable biasing circuit is coupled to the resistor network and to the biasing control circuit. The controllable biasing circuit is configured to generate a differential biasing voltage between the first bus line and the second bus line that is based on the first control signal and the second control signal.
    Type: Grant
    Filed: December 30, 1997
    Date of Patent: July 4, 2000
    Assignee: LSI Logic Corporation
    Inventor: Frank Gasparik
  • Patent number: 6083271
    Abstract: Methods and apparatus for use with electronic circuit design tools to define and test multiple power and ground domains within an electronic circuit design. The present invention defines a power and ground specification associated with a CAD/CAE tools design database. To build the power and ground specification, first, power and ground domains are defined and the circuit design is partitioned into one or more groups of devices which correspond to the power and ground domains. Second, power and ground signals are associated with these defined groups of devices. Lastly, this information is stored within a power and ground specification integrated with the information within the design database to allow the CAD/CAE tools to test the multiple power and ground domains within the IC or circuit board design.
    Type: Grant
    Filed: May 5, 1998
    Date of Patent: July 4, 2000
    Assignee: LSI Logic Corporation
    Inventor: David Allen Morgan
  • Patent number: 6085333
    Abstract: Methods and associated apparatus for automatically synchronizing the operating code between a plurality of controllers. In a first embodiment after the spare controller is swapped into the storage subsystem, if the native controller determines that the spare controller's operating code is incompatible with the native controller's operating code, then the native controller notifies the spare controller that synchronization is required between both controllers. The native controller creates an image of its operating code including configuration parameters, and copies this "synch info" into a reserved area of cache memory. The spare controller's main CPU utilizes mirroring routines to copy the operating code and configuration parameters into a reserved area of its cache memory. After the transfer is complete, the spare controller's main CPU loads the operating code and configuration parameters into its program memory and resets itself to operate with the modified program memory.
    Type: Grant
    Filed: December 19, 1997
    Date of Patent: July 4, 2000
    Assignee: LSI Logic Corporation
    Inventors: Rodney A. DeKoning, Dale L. Harris, Donald R. Humlicek, John V. Sherman, Timothy R. Snider
  • Patent number: 6080670
    Abstract: A method of planarizing a semiconductor wafer having a polishing endpoint layer that includes a sulfur-containing reporting specie includes the step of polishing a first side of the wafer in order to remove material from the wafer. The method also includes the step of detecting presence of the sulfur-containing reporting specie in the material removed from the wafer. The method further includes the step of terminating the polishing step in response to detecting presence of the sulfur-containing reporting specie. A shallow trench isolation process for fabricating a semiconductor wafer is also disclosed.
    Type: Grant
    Filed: August 10, 1998
    Date of Patent: June 27, 2000
    Assignee: LSI Logic Corporation
    Inventors: Gayle W. Miller, Gail D. Shelton, Brynne K. Chisholm
  • Patent number: 6081880
    Abstract: A processor is implemented with an operand register file having N operand registers, instructions that reference these operand registers with virtual and physical source and destination addresses of variable up to n addressing dimensions, and at least one address mapping circuit that maps the uni-dimensional virtual and the multi-dimensional virtual/physical source and destination addresses to their uni-dimensional equivalents. Whether a source/destination address is a virtual or a physical address may be implicitly inferred from the instruction type, or explicitly specified. Source and destination addresses of an instruction may be either all virtual addresses, or all physical addresses, or virtual as well as physical addresses. The addressing dimension of an instruction's source and destination addresses may be specified in the instruction, or specified in a control register of the processor.
    Type: Grant
    Filed: March 9, 1995
    Date of Patent: June 27, 2000
    Assignee: LSI Logic Corporation
    Inventor: Donald Sollars
  • Patent number: 6081004
    Abstract: A repeating cell structure in a semiconductor substrate for a BiCMOS logic gate array. The cell structure has three regions shaped as columns. The first columnar region is a P-well and has four vertically aligned active areas of N-type material formed within the columnar region. Each of the active areas has two gate electrodes to form two NMOS transistors. Similarly the second columnar region is a N-well and has four vertically aligned active areas of P-type material. Each such active region forms two PMOS transistors. The third column has two bipolar transistors, each with collector, base and emitter regions vertically aligned. The resulting BiCMOS logic array permits a flexible location of macrocells, which results in a compact implementation of the resulting integrated circuit.
    Type: Grant
    Filed: March 27, 1995
    Date of Patent: June 27, 2000
    Assignee: LSI Logic Corp.
    Inventors: Anthony Y. Wong, Anna Tam, Daniel Wong
  • Patent number: 6081659
    Abstract: A method of simulating a masking process in which a process simulator is used to produce an aerial image. The simulator is configured to receive input information. The input information includes a digital representation of a patterned mask and a data set. Each element of the data set corresponds to one of a plurality of parameters associated with the masking process. The simulator is configured to produce an aerial image based upon the input information. The aerial image represents the simulator estimation of a pattern that would be produced by the masking process using the patterned mask under conditions specified by the data set. The method further includes the step of supplying the input information to the simulator to produce the aerial image. A first data base is then generated from the aerial image. The first data base is a digital representation of the aerial image. Thereafter, the pattern is produced on a semiconductor substrate using the masking process and the patterned mask.
    Type: Grant
    Filed: April 26, 1999
    Date of Patent: June 27, 2000
    Assignee: LSI Logic Corporation
    Inventors: Mario Garza, Keith K. Chao
  • Patent number: 6081259
    Abstract: An electrostatic digitizing panel capable of filtering offset loads such that stylus or fingertip position information is more accurately obtained. The present invention utilizes a new method of calculating the stylus position such that the digitizer surface is sensitive only to the electric field concentrated in the area occupied by the stylus or fingertip. Thus, the panel has a substantially reduced sensitivity to fields emitted from a user's hand or noise fields emitted from the surface of a display, or the like, coupled to the panel.
    Type: Grant
    Filed: November 25, 1997
    Date of Patent: June 27, 2000
    Assignee: LSI Logic Corporation
    Inventor: Jerzy A. Teterwak