Patents Assigned to LSI Logic
-
Patent number: 6915318Abstract: A signal interpolator comprises a fractional interpolator and a numeric controlled oscillator. The numeric controlled oscillator may generate a control signal for controlling the fractional interpolator. The numeric controlled oscillator generally comprises a register, a modulo-M device, and an adder. The register may hold a count value, and the modulo-M device may apply a modulo-M function to the count value to generate the control signal therefrom. The adder may add an increment value to the modulo-M signal from the modulo-M device, to update the count value in the register.Type: GrantFiled: April 29, 2002Date of Patent: July 5, 2005Assignee: LSI Logic CorporationInventor: Detlef Mueller
-
Patent number: 6911985Abstract: The present invention is directed to a method and apparatus for reducing the frame buffer size in a 3D graphics system. According to an exemplary aspect of the present invention, sorting and limiting the polygons that get processed at a given time may reduce the size of the frame buffer requiered in a graphics system. This may allow the system to process only those polygons that fall in one section of the screen. As a result, the system may not need to double buffer the whole screen. In a preferred embodiment, the location of the screen that gets processed may be arbitrary but should be preferably chosen so it is easy to sort the polygons and time-manage the process as the system needs to know when to swap from one location to another.Type: GrantFiled: December 10, 2003Date of Patent: June 28, 2005Assignee: LSI Logic CorporationInventor: Shinya Fujimoto
-
Patent number: 6911736Abstract: A package substrate that is adapted to receive at least one subject integrated circuit having a subject contact pattern, where the subject integrated circuit is selected from a design set of integrated circuits. The package substrate has an upper surface with electrically conductive bump contacts in a bump array. The bump array is configured to provide electrical connections to all possible integrated circuit contact patterns in the design set of integrated circuits. A lower surface of the package substrate has electrically conductive ball contacts in a ball array. One each of the bump contacts is electrically connected to one each of the ball contacts through the package substrate. An electrically conductive ground plane is disposed between the upper surface and the lower surface. Grounding contacts are disposed adjacent the ball contacts, where the grounding contacts are electrically connected to the ground plane.Type: GrantFiled: June 6, 2003Date of Patent: June 28, 2005Assignee: LSI Logic CorporationInventor: Kumar Nagarajan
-
Patent number: 6911803Abstract: System and methods for evaluating a charge state of a battery are provided. A light source is configured for emitting light through an electrolyte contained within the battery. An optical element determines the charge state based on the light passing through the electrolyte. The optical element may comprise an optical sensor such as a CCD. Such a CCD may be used to determine the location of light impinging the surface of the CCD. In one embodiment, the system includes a processor for determining the index of refraction for the electrolyte based on the location where refracted light impinges a CCD. From that index of refraction, a specific gravity of the electrolyte may be calculated to determine the charge state of the battery.Type: GrantFiled: June 27, 2003Date of Patent: June 28, 2005Assignee: LSI Logic CorporationInventor: George Hanson
-
Patent number: 6912609Abstract: A four-phase arbitration system employs a master and a slave arbiter. The master arbiter operates to provide ownership of a bus to a first device if a second device, coupled to the slave arbiter is not conducting a transaction. If the second device desires use of the bus, the slave arbiter sends a request to the master arbiter, which asserts an acknowledge signal for as long as the first device has ownership of the bus, and at least as long as a timeout of the first device. The master arbiter de-asserts its acknowledge signal when the first device ceases ownership of the bus. The slave arbiter is responsive to the de-assertion of the acknowledge signal to assert bus ownership to the second device. When the second device transaction is completed, its request signal is de-asserted to the master arbiter, causing the master arbiter to re-assert the acknowledge signal. Failure to receive a de-asserted acknowledge signal causes the slave arbiter to move to the next state.Type: GrantFiled: December 24, 2002Date of Patent: June 28, 2005Assignee: LSI Logic CorporationInventors: Russell B. Stuber, Christopher M. Giles, David O. Sluiter
-
Patent number: 6911093Abstract: A lid liner for a chemical vapor deposition chamber includes an annular portion having an inner surface for surrounding a reaction volume within the chemical deposition chamber; a mounting tab formed on an outer surface of the annular portion; and a hole formed in the mounting tab for receiving a fastener wherein the hole does not penetrate the inner surface of the annular portion.Type: GrantFiled: June 2, 2003Date of Patent: June 28, 2005Assignee: LSI Logic CorporationInventors: David Stacey, Zach Prather, Jonathan Allinger
-
Patent number: 6912217Abstract: A system and method are presented for the encapsulation of a protocol stack in a voice telephony processor. Utilizing the system and method disclosed herein, digital voice telephony signals received in TDM frame-based format are converted to packet-based or cell-based format for transmission on a network, and vice-versa. The system and method may be embodied as a functional block within a specialized high-density integrated circuit voice processor. The voice processor employs on-chip digital signal processors (DSPs) to perform echo cancellation, dynamic range compression/expansion, and other processing on voice data. Advantageously, the encapsulation process of the disclosed herein does not impact the throughput of the DSPs. Instead, voice data is reformatted and prefixed with a header for the appropriate protocol layers using a dedicated on-chip packet control processor and linked list data structures managed by indexed direct memory access (DMA) controllers.Type: GrantFiled: July 31, 2001Date of Patent: June 28, 2005Assignee: LSI Logic CorporationInventor: Danny C. Vogel
-
Patent number: 6911285Abstract: A method and system for simply and efficiently correcting sidelobe formation is disclosed. The method for reducing sidelobe formation in an aerial image created from an attenuated phase shift mask used in photolithography includes the steps of: a) generating a density map for an input design having a set of nodes identified as being outside of a periphery of the input design; b) examining the aerial image using the density map to compare an image intensity of the aerial image at a plurality of locations, each location corresponding to one node of the set of nodes; c) marking a node of the density map when the image intensity at the corresponding location of the aerial image satisfies a threshold intensity criterion and a separation distance criterion to create a set of marked nodes; and d) masking each node of the set of marked nodes.Type: GrantFiled: December 20, 2002Date of Patent: June 28, 2005Assignee: LSI Logic CorporationInventors: Stanislav Aleshin, Marina Medvedeva, Sergei Rodin
-
Patent number: 6912687Abstract: A parity assist circuit that provides multiple XOR calculations using a scatter-gather list is disclosed. The parity assist circuit includes a control circuit that obtains a plurality of source operands in response to a scatter-gather list, and an XOR engine that provides a plurality of XOR products computed from the supplied source operands. Destination and length parameters in the scatter-gather list are used by the XOR engine to store the XOR computation product and to determine the length of the data in the source and destination blocks to be computed. Preferably, the parity assist circuit is part of a RAID controller that includes a processor and a cache memory.Type: GrantFiled: May 11, 2000Date of Patent: June 28, 2005Assignee: LSI Logic CorporationInventors: Dennis Gates, Rodney A. DeKoning
-
Publication number: 20050138595Abstract: A system and method for mapping IP components onto a pre-fabricated chip slice allows a user to select a target location for placement of an IP component onto a slice. A slice definition of the pre-fabricated chip slice is searched for a legal location for the IP component that is near to the target location. The IP component is mapped to the legal location.Type: ApplicationFiled: December 18, 2003Publication date: June 23, 2005Applicant: LSI Logic CorporationInventors: Khosro Khakzadi, Chris Tremel, Michael Dillon
-
Patent number: 6910201Abstract: A standardized silicon platform chip has a substrate surface with an array of unconnected transistors that surround islands. The islands have circuit elements that are interconnectable within each island to form a plurality of varied circuit functions for each of the islands. The varied circuit functions include both application functions and clock functions. Interconnect layers are deposited over the substrate surface to interconnect the circuit elements within each island to complete the varied circuit functions. The varied circuit functions include varied levels of integration including at least gates, flip-flops, clock trees, and oscillators. The varied circuit functions are custom connectable to the array of unconnected transistors to form standard clock resources for the standardized silicon platform chip.Type: GrantFiled: September 17, 2003Date of Patent: June 21, 2005Assignee: LSI Logic CorporationInventors: Jonathan William Byrn, James Arnold Jensen, Matthew Scott Wingren
-
Patent number: 6909591Abstract: An improved semiconductor capacitor and a method for fabricating the capacitor. The capacitor is located on a substrate having a first conductive section with a first outer plate connected to a first inner plate. A second conductive section having a second outer plate connected to a second inner plate is present in the capacitor. The second inner plate is located within a first hole in the first outer plate and the first inner plate is located within a second hole in the second outer plate such that a first distance is present between the second inner plate and the first outer plate and a second distance is present between the first inner plate and the second outer plate. Multiple layers of sections like the first conductive section and the second conductive section are stacked over each other and are connected to each other as part of the capacitor. Via connections may be used to connect the layers.Type: GrantFiled: October 22, 2003Date of Patent: June 21, 2005Assignee: LSI Logic CorporationInventors: Sean Christopher Erickson, Kevin Roy Nunn, Eric Ray Miller
-
Patent number: 6910087Abstract: A slave device includes a command FIFO that stores commands for a device controller on a first-in, first-out basis to execute a read or write transaction. Commands are received from the data bus by an input register which supplies write commands to a dynamic stage register. A multiplexer couples the dynamic stage register and the input register to the command FIFO so that only the initial command of a single or multi-beat write burst is written to the command FIFO from the dynamic stage register. Consequently, separate write commands are not stored for each data beat, resulting in minimal areal size for the integrated circuit chip containing the command FIFO. Instead, a counter counts the number of beats in the multi-beat burst, so that when the last beat is received, the initial command and the beat count are supplied to the command FIFO.Type: GrantFiled: June 10, 2002Date of Patent: June 21, 2005Assignee: LSI Logic CorporationInventors: Russell B. Stuber, Robert W. Moss
-
Patent number: 6907588Abstract: A method of estimating congestion for register transfer level code includes steps for receiving as input a floor plan mapped from the register transfer level code, identifying regions in the floor plan, computing routing demand numbers for the regions in the floor plan, computing routing resource numbers for the regions in the floor plan, and generating a congestion estimate of the register transfer level code as a function of the routing demand numbers and the routing resource numbers.Type: GrantFiled: December 31, 2002Date of Patent: June 14, 2005Assignee: LSI Logic CorporationInventors: Balamurugan Balasubramanian, Juergen Lahner, Srinivas Adusumalli
-
Patent number: 6907590Abstract: A system, method and program product for designing integrated circuits. A design of an integrated circuit (IC) is analyzed to identify the longest path for each cell pair. The total path delay of each identified longest path is calculated. Net delays are calculated for each cell pair. A crosstalk overhead delay is calculated for each identified longest path using a stochastic model. The crosstalk overhead of each longest path is added to the calculated path delays. The circuit is redesigned to eliminate any path wherein the delay exceeds a maximum accepted delay. The stochastic model may be a tree-like structure derived from several completed integrated circuit designs, in particular from cell placement and wiring for each completed IC. The tree-like stochastic model corresponds crosstalk delays to technology wiring factors.Type: GrantFiled: October 2, 2001Date of Patent: June 14, 2005Assignee: LSI Logic CorporationInventors: Maad A. Al-Dabagh, Alexander Tetelbaum
-
Patent number: 6907553Abstract: An on-chip data independent method and apparatus for channel error estimation in a data recovery scheme is based on measuring phase noise statistics. The apparatus (10) receives a data pulse and four quadrature clock signals and has a discriminating device (11) to provide a count signal for each data pulse received depending on which clock signal was the first to clock the particular data pulse. A pair of counters (12 and 13) counts the number of data pulses received at different phase offsets to provide a value representing a statistical ratio of the counts at different clock phase offsets from which an error rate for the received data pulses based on the counts at different clock phase offsets can be determined from a look-up table (16). By re-configuring the circuitry, the system can be adapted to measure clock window asymmetry.Type: GrantFiled: June 18, 2001Date of Patent: June 14, 2005Assignee: LSI Logic CorporationInventors: Andrew Popplewell, Paul C. Gregory
-
Patent number: 6906595Abstract: An apparatus comprising an amplifier, a first resistor and a second resistor. The amplifier (i) comprises a first transistor and a second transistor and (ii) may be configured to generate an output signal in response to an input signal. The first resistor may be connected between an emitter of the second transistor and a signal ground. The second resistor may be connected between the emitter of the second transistor and a base of the first transistor. A gain of the amplifier may be adjusted by varying a value of the first resistor and a value of the second resistor.Type: GrantFiled: August 30, 2003Date of Patent: June 14, 2005Assignee: LSI Logic CorporationInventors: Heung S. Kim, Lapoe E. Lynn
-
Patent number: 6905909Abstract: A method for forming a substantially oxygen-free silicon carbide layer on a substrate, where the silicon carbide layer has a dielectric constant of less than about four. The substrate is held at a deposition temperature of between about zero centigrade and about one hundred centigrade, and a gas flow of tetramethylsilane is introduced at a rate of no more than about one thousand scientific cubic centimeters per minute. The deposition pressure is held between about one milli Torr and about one hundred Torr, and a radio frequency plasma discharge is produced with a power of no more than about two kilowatts. The plasma discharge is halted when a desired thickness of the silicon carbide layer has been formed.Type: GrantFiled: October 22, 2003Date of Patent: June 14, 2005Assignee: LSI Logic CorporationInventors: Hao Cui, Peter A. Burke, Wilbur G. Catabay
-
Patent number: 6907491Abstract: Methods and structure for enhanced bus arbitration providing a hybrid arbitration technique combining priority-based arbitration with round-robin arbitration within a priority level with improved fairness for all devices participating the a round-robin arbitration at a particular priority level. In particular, the invention provides a state retention technique and structure such that the present state of round-robin arbitration at each priority level is saved and restored when a higher priority master device interrupts the round-robin arbitration at a lower level. The restoration of saved state information allows the round-robin arbitration at a lower priority to resume at the saved state to thereby improve fairness of arbitration among devices at a given priority level.Type: GrantFiled: June 5, 2002Date of Patent: June 14, 2005Assignee: LSI Logic CorporationInventor: Robert W. Moss
-
Patent number: 6907586Abstract: A system, method and program product for designing integrated circuits. A design of an integrated circuit (IC) is analyzed to identify the longest path between each pair of registers. A crosstalk overhead is calculated for each identified longest path using a stochastic model. The crosstalk overhead of each longest path is added to selected path delays as an incremental port of register set up time. Any path wherein the sum of the path delay and crosstalk overhead exceeds a maximum accepted delay, i.e., where slack is less than or equal to zero is redesigned and the IC is then, placed and wired. The stochastic model may be a tree-like structure derived from several completed integrated circuit (IC) designs, in particular from cell placement and wiring for the completed IC. The tree-like stochastic model corresponds crosstalk delays to technology wire factors.Type: GrantFiled: October 2, 2001Date of Patent: June 14, 2005Assignee: LSI Logic CorporationInventors: Maad A. Al-Dabagh, Alexander Tetelbaum, Tammy T. Huang