Patents Assigned to LSI
-
Publication number: 20140070910Abstract: Disclosed is an electromagnetic switching device. The electromagnetic switching device includes a coil assembly provided therein with a coil for generating a magnetic force; and a yoke which surrounds a portion of an outer surface of the coil assembly and into which the coil assembly is inserted, wherein the yoke includes a yoke upper part which forms a top surface; yoke side parts which are provided at one side of the yoke upper part to block the magnetic force generated from the coil; and a connection part which is disposed between the yoke upper part and the yoke side parts such that the yoke upper part and the yoke side parts are integrally formed with each other.Type: ApplicationFiled: September 3, 2013Publication date: March 13, 2014Applicant: LSIS CO., LTD.Inventor: Jun Hyuk YANG
-
Publication number: 20140072073Abstract: Block-based crest factor reduction (CFR) techniques are provided. An exemplary block-based crest factor reduction method comprises obtaining a block of data samples comprised of a plurality of samples; applying the block of data to a crest factor reduction block; and providing a processed block of data from the crest factor reduction block. The block-based crest factor reduction method can optionally be iteratively performed a plurality of times for the block of data. The block of data samples can comprise an expanded block having at least one cursor block. For example, at least two pre-cursor blocks and one post-cursor block can be employed. The peaks can be cancelled, for example, only in the block of data samples and in a first of the pre-cursor blocks.Type: ApplicationFiled: October 26, 2012Publication date: March 13, 2014Applicant: LSI CorporationInventors: Kameran Azadet, Albert Molina, Joseph H. Othmer, Meng-Lin Yu, Ramon Sanchez Perez
-
Patent number: 8670954Abstract: Disclosed is a train load measuring system and a method thereof. The train load measuring system includes a speed/acceleration measuring unit, a position measuring unit, a railway-line state receiving unit, a driving/braking force receiving unit and a calculate unit. The speed/acceleration measuring unit measures a speed and acceleration of the train. The position measuring unit measures a current position of the train. The railway-line state receiving unit receives a railway-line state. The driving/braking force receiving unit receives driving and braking forces of the train. The calculating unit calculates a train load based on information transferred from the units.Type: GrantFiled: May 3, 2011Date of Patent: March 11, 2014Assignee: LSIS Co., Ltd.Inventor: Young Hwan Yoon
-
Patent number: 8671258Abstract: Storage system Logical Block Address (LBA) de-allocation management and data hardening provide improvements in performance, efficiency, and utility of use. Optionally, LBA de-allocation information in a first format (e.g. associated with a first protocol) is converted to a second format (e.g. associated with a second protocol). An example of the first protocol is a Small Computer System Interface (SCSI) protocol, and an example of the second protocol is an Advanced Technology Attachment (ATA) protocol. Optionally, LBA de-allocation status information is determined by a storage device, such as a Solid-State Disk (SSD), and communicated to another device such as an initiator, expander, or bridge.Type: GrantFiled: March 27, 2010Date of Patent: March 11, 2014Assignee: LSI CorporationInventor: Ross Stenfort
-
Patent number: 8671259Abstract: A bridge receives a power down command and in response converts the power down command to a data hardening command. The bridge issues the data hardening command to a solid state disk. In response to the data hardening command, data stored on the solid state disk is hardened. The hardening comprises writing data in volatile memory to non-volatile memory. The data that is hardened comprises user data and protected data. The data hardening command optionally comprises one or more of a flush cache command, a sleep command, and a standby immediate command.Type: GrantFiled: December 31, 2012Date of Patent: March 11, 2014Assignee: LSI CorporationInventor: Ross John Stenfort
-
Patent number: 8670955Abstract: Various embodiments of the present invention provide systems and methods for data processing. As an example, a data processing circuit is disclosed that includes: a data detector circuit, a calibration circuit, and an enable circuit. The data detector circuit is operable to apply a data detection algorithm to a data input to yield a detected output based at least in part on control values. The calibration circuit operable to update the control values based at least in part on the data input, the detected output, and a calibration circuit enable. The calibration circuit enable is generated by the enable circuit based at least in part on the detected output.Type: GrantFiled: April 15, 2011Date of Patent: March 11, 2014Assignee: LSI CorporationInventors: Lingyan Sun, Hongwei Song, Jingfeng Liu
-
Patent number: 8671263Abstract: A method for Dynamic Storage Tiering (DST) may include identifying a first storage tier with a performance characteristic. The method may include monitoring the utilization of the first storage tier to detect the placement of a hot spot. The method may include logically dividing a continuous range of a plurality of logical addresses into at least a first segment and a second segment so the first segment includes a proportionally larger amount of the hot spot. The method may include moving the first segment into a second storage tier or moving the second segment into the second storage tier. The method may include determining an amount of utilization of the first storage tier by hot spots. The method may include recommending a change in an amount of storage space in the first storage tier based upon the amount of utilization of the first storage tier by the hot spots.Type: GrantFiled: February 3, 2011Date of Patent: March 11, 2014Assignee: LSI CorporationInventor: Martin Jess
-
Patent number: 8670198Abstract: A method for detecting a data sequence includes generating a first sample stream, which is a time-sequenced digital signal associated with samples of an analog signal. The first sample stream is interpolated to generate a second sample stream with a different phase. The first sample stream is equalized to generate a first equalized sample stream. The second sample stream is equalized to generate a second equalized sample stream. The first and second equalized sample streams are processed to estimate the second equalized sample stream. The first equalized sample stream is filtered to generate a first set of noise sample streams. The estimated second equalized sample stream is filtered to generate a second set of noise sample streams. The first set and the second set of noise sample streams are diversity combined to generate a set of combined noise sample streams. A data sequence is detected using the combined noise sample streams.Type: GrantFiled: February 13, 2013Date of Patent: March 11, 2014Assignee: LSI CorporationInventors: Yu Liao, Hongwei Song, Haitao Xia
-
Patent number: 8669891Abstract: Various embodiments of the present invention provide circuits, systems and methods for data processing. For example, a data processing circuit is discussed that includes: an analog to digital converter circuit, a target response circuit, and a timing circuit. The analog to digital converter circuit is operable to receive a data input and to provide corresponding digital samples synchronous to a sampling phase. The sampling phase corresponds to a phase feedback. The target response circuit is operable to provide an expected output corresponding to a known input. The timing circuit is operable to generate the phase feedback based at least in part on values derived from the expected output.Type: GrantFiled: July 19, 2011Date of Patent: March 11, 2014Assignee: LSI CorporationInventors: Haitao Xia, George Mathew, Shaohua Yang
-
Patent number: 8671233Abstract: Techniques are described for reducing write operations in memory. In use, write operations to be performed on data stored in memory are identified. A difference is then determined between results of the write operations and the data stored in the memory. Difference information is stored in coalescing memory buffers. To this end, the write operations may be reduced, utilizing the difference information.Type: GrantFiled: March 15, 2013Date of Patent: March 11, 2014Assignee: LSI CorporationInventor: Radoslav Danilak
-
Patent number: 8671245Abstract: In an exemplary computer system having one or more masters configured to the same slave memory using a protocol, such as the AMBA AXI protocol, a master provides an ID field to the memory as part of a data request, where the ID field has a line ID sub-field that represents a line ID value that uniquely identifies a particular cache line (or subset of cache lines) in the master, where the memory returns the line ID value back to the master along with the retrieved data. The master uses the line ID value to identify the cache line into which the retrieved data is to be stored. In this way, the master does not need to maintain a queue of address buffers to retain the addresses for data requests currently being processed, where the size of the queue limits the number of parallel in-service data requests by the master.Type: GrantFiled: December 27, 2010Date of Patent: March 11, 2014Assignee: LSI CorporationInventor: Eran Dosh
-
Patent number: 8671333Abstract: A communication system transmitter comprises an adaptive error correction encoder. The adaptive error correction encoder is configured to generate a plurality of error correction frames with each such error correction frame comprising a plurality of data packets and one or more error correction packets. A given one of the error correction packets comprises information relating to the plurality of data packets of its corresponding frame and additional information relating to a different one of the error correction frames. The additional information may be inserted into a header of the given error correction packet, and may comprise a next frame sequence number indicator and a corresponding next frame mask value for a subsequent one of the error correction frames. Other aspects of the invention relate to a communication system receiver comprising an adaptive FEC decoder, adaptive FEC encoding and decoding methods, integrated circuits, and associated computer program products.Type: GrantFiled: June 29, 2011Date of Patent: March 11, 2014Assignee: LSI CorporationInventors: Ravi Kumar Singh, Atul Kisanrao Hedaoo
-
Patent number: 8671320Abstract: An integrated circuit comprises scan test circuitry and additional circuitry subject to testing utilizing the scan test circuitry. The scan test circuitry comprises a plurality of scan chains coupled to the additional circuitry, a scan capture clock generator configured to generate a scan capture clock signal having a controllable number of capture pulses, and a clock selection circuit configured to select between at least the scan capture clock signal and a scan shift clock signal for application to clock signal inputs of the scan chains. In one embodiment, the scan capture clock generator comprises a finite state machine, a plurality of capture clock pulse circuits each generating a capture clock pulse signal comprising a different number of capture clock pulses, and logic circuitry coupled to the finite state machine and having inputs adapted to receive the outputs of the capture clock pulse circuits.Type: GrantFiled: June 21, 2011Date of Patent: March 11, 2014Assignee: LSI CorporationInventor: Ramesh C. Tekumalla
-
Publication number: 20140062573Abstract: Disclosed is a level shift device. The level shift device to convert an input signal having a low-voltage level into an output signal having a high-voltage level includes a latch-type level shifter and a voltage generator. The latch-type level shifter includes two upper pull-up P channel transistors and two lower P channel transistors to prevent the gate-source voltage breakdown of the two upper pull-up P channel transistors. The two upper pull-up P channel transistors and the two lower P channel transistors form a latch structure. The voltage generator generates a voltage to prevent the gate-source voltage brake down of the two upper pull-up P channel transistors and provides the voltage to the gate electrodes of the two lower P channel transistors.Type: ApplicationFiled: August 30, 2013Publication date: March 6, 2014Applicant: LSIS CO., LTD.Inventor: Jae Seok CHOUNG
-
Publication number: 20140068124Abstract: Methods and structure are provided for representing ports of a Serial Attached SCSI (SAS) expander circuit within routing memory. The SAS expander includes a plurality of PHYs and a routing memory. The routing memory includes entries that each indicate a set of PHYs available for initiating a connection with a SAS address, and also includes an entry that represents a SAS port with a start tag indicating a first PHY of the port and a length tag indicating a number of PHYs in the port. The SAS expander also includes a Content Addressable Memory (CAM) including entries that each associate a SAS address with an entry in the routing memory. Further, the SAS expander includes a controller that receives a request for a SAS address, uses the CAM to determine a corresponding routing memory entry for the requested SAS address, and selects the port indicated by the corresponding routing memory entry.Type: ApplicationFiled: September 4, 2012Publication date: March 6, 2014Applicant: LSI CORPORATIONInventor: Ramprasad Raghavan
-
Publication number: 20140063881Abstract: An inverter according to an embodiment of the present disclosure may include a converter having a switch, configured to convert a DC voltage into a half-wave rectified sine waveform voltage; a switching device unit having a switch, configured to convert the half-wave rectified sine waveform voltage into a sine waveform voltage; and a controller configured to control the on/off of the switch of the converter and the switch of the switching device unit.Type: ApplicationFiled: September 4, 2013Publication date: March 6, 2014Applicant: LSIS CO., LTD.Inventor: Ki Su LEE
-
Publication number: 20140068125Abstract: Aspects of the disclosure pertain to a system and method for promoting memory throughput improvement in a multi-processor system. The system and method implement address interleaving for promoting memory throughput improvement. The system and method cause memory access requests to be selectively routed from master devices to slave devices based upon a determined value of a selected bit of an address specified in the memory access request.Type: ApplicationFiled: August 30, 2012Publication date: March 6, 2014Applicant: LSI CorporationInventors: Sakthivel K. Pullagoundapatti, Krishna V. Bhandi, Claus Pribbernow
-
Publication number: 20140068532Abstract: First and second apparent resistance measures are determined for an integrated circuit and utilized to characterize the integrated circuit. The first apparent resistance measure is determined for the integrated circuit based on a first voltage drop and a first current that are measured using test equipment. The second apparent resistance measure is determined for the integrated circuit based on a second voltage drop and a second current that are obtained using static analysis of a corresponding integrated circuit design. The integrated circuit is characterized based on a comparison of the first and second apparent resistance measures. For example, characterizing the integrated circuit may comprise validating the static analysis of the integrated circuit design based on the comparison of the first and second apparent resistance measures, or determining a quality measure of the integrated circuit based on the comparison of the first and second apparent resistance measures.Type: ApplicationFiled: September 5, 2012Publication date: March 6, 2014Applicant: LSI CorporationInventors: Suharli Tedja, Swarupchandra Kamerkar, Vineet Sreekumar, Yadvinder Singh
-
Publication number: 20140064048Abstract: The disclosure is directed to protecting data of a scalable storage system. A scalable storage system includes a plurality of nodes, each of the nodes having directly-attached storage (DAS), such as one or more hard-disk drives and/or solid-state disk drives. The nodes are coupled via an inter-node communication network, and a substantial entirety of the DAS is globally accessible by each of the nodes. The DAS is protected utilizing intra-node protection to keep data stored in the DAS reliable and globally accessible in presence of a failure within one of the nodes. The DAS is further protected utilizing inter-node protection to keep data stored in the DAS reliable and globally accessible if at least one of the nodes fails.Type: ApplicationFiled: November 29, 2012Publication date: March 6, 2014Applicant: LSI CorporationInventors: Earl T. Cohen, Robert F. Quinn
-
Publication number: 20140067877Abstract: A method of generating length parameters, comprising the steps of reading a data stream from a host, detecting a particular field of the data stream, and calculating a variable based on a length parameter of a first list to be transferred. The data stream may comprise a plurality of definitions. The method may also comprise the step of selecting one of the list definitions. One of the list definitions may be used to generate a length parameter used in a second list in response to (i) the particular field of the data stream and (ii) the length parameter of the first list.Type: ApplicationFiled: November 6, 2013Publication date: March 6, 2014Applicant: LSI CorporationInventor: Gurvinder P. Singh