Patents Assigned to National Semiconductor Corporation
-
Patent number: 8901875Abstract: A bi-directional charging device includes a rechargeable battery, a coil coupled to the rechargeable battery, a selection mechanism that selectively causes power to be delivered from the coil to the battery and selectively causes power to be delivered from the battery to the coil, and a control mechanism. Upon determining that the coil is to provide power to the battery, the control mechanism causes the selection mechanism to selectively cause power to be delivered from the coil to the battery, and upon determining that the coil is to receive power from the battery, the control mechanism causes the selection mechanism to selectively cause power to be delivered from the battery to the coil. The bi-directional charging device includes a housing enclosing the rechargeable battery, the coil, the selection mechanism, and the control mechanism.Type: GrantFiled: March 9, 2011Date of Patent: December 2, 2014Assignee: National Semiconductor CorporationInventor: James E. Schuessler
-
Patent number: 8897342Abstract: A master modem is configured to generate a carrier signal for transmission over a wired connection. A slave modem is configured to change an impedance of the wired connection to alter generation of the carrier signal by the master modem. The impedance of the wired connection is changed based on data to be provided by the slave modem. The master modem can demodulate its own carrier signal to obtain the data provided by the slave modem. The impedance of the wired connection could be changed by changing an impedance of a transformer winding or inductor of the slave modem, where the transformer winding or inductor is coupled to the wired connection. The impedance of the wired connection could also be changed by changing a reactance of a circuit coupled to the wired connection.Type: GrantFiled: August 4, 2011Date of Patent: November 25, 2014Assignee: National Semiconductor CorporationInventors: Lawrence H. Zuckerman, Perry I. Tsao, Thomas Yang, Keiichi McGuire, Chenguang Gong, Ravichander Bairi
-
Patent number: 8884465Abstract: A photovoltaic array for use in an electrical power system includes multiple photovoltaic modules and a voltage converter coupled to at least one of the photovoltaic modules. The photovoltaic array also includes an over-voltage protection circuit. The over-voltage protection circuit includes an interface adapted to couple to an output of the voltage converter. The over-voltage protection circuit also includes a spike detector configured to detect a voltage spike in an output voltage of the voltage converter. The over-voltage protection circuit further includes a voltage control module configured to regulate an output voltage slew rate of the voltage converter in response to an over-voltage signal received from the spike detector.Type: GrantFiled: April 16, 2010Date of Patent: November 11, 2014Assignee: National Semiconductor CorporationInventor: Sameh Sarhan
-
Patent number: 8884596Abstract: An error amplifier includes a difference amplifier providing an error signal representing a difference in voltage between a feedback signal and a reference signal. The error amplifier further includes a compensation circuit limiting the rate of change of the error signal. The compensation circuit includes a switch that when activated effectively removes a circuit portion from the compensation circuit. A switch signal indicates for the switch to be activated when the feedback signal exceeds the reference signal by a predefined amount. The compensation circuit may further include a second switch that when activated effectively removes a second circuit portion from the compensation circuit. A second switch signal indicates for the second switch to be activated when the feedback signal exceeds the reference signal by a second predefined amount.Type: GrantFiled: May 2, 2011Date of Patent: November 11, 2014Assignee: National Semiconductor CorporationInventors: Zheng Li, Tawen Mei
-
Patent number: 8884629Abstract: A digital sensing device includes a sensor diagnostic system for detecting sensor fault conditions. The sensor diagnostic system including an input multiplexer applying a first burnout current or a second burnout current to a selected input channel and a near-rail detector configured to detect when an input voltage of the digital sensing device is near a positive power supply or near a negative power supply. The burnout current injection is applied without interfering with the sensor data. In other embodiments, the sensor diagnostic system may further include an overload detector configured to detect an overflow or underflow condition at the analog-to-digital converter. The sensor diagnostic system may further include a window comparator to detect when the ADC digital output is near a zero digital value. Finally, the sensor diagnostic system may further include a sensor flag generator to generate data flags indicative of sensor fault conditions.Type: GrantFiled: May 9, 2011Date of Patent: November 11, 2014Assignee: National Semiconductor CorporationInventors: D V J Ravi Kumar, Theertham Srinivas, Gururaj Ghorpade
-
Patent number: 8884676Abstract: A clock generator circuit for producing a clock output having a controlled duty cycle is disclosed. A bi-stable circuit provides the clock output which is switchable to a first state in response to an edge of the input clock signal and to a second state in response to a feedback signal. A duty cycle detection circuit is configured to source a current to a node and to sink a current from the node depending upon the output clock state. A capacitor is connected to receive a duty cycle current relating to the current at the node, with a comparator circuit being configured to sense a voltage on the capacitor and to produce the feedback signal when the voltage is at a selected level.Type: GrantFiled: August 23, 2011Date of Patent: November 11, 2014Assignee: National Semiconductor CorporationInventor: Kern Wai Wong
-
Patent number: 8878295Abstract: A DMOS transistor with a lower on-state drain-to-source resistance and a higher breakdown voltage utilizes a slanted super junction drift structure that lies along the side wall of an opening with the drain region at the bottom of the opening and the source region near the top of the opening.Type: GrantFiled: April 13, 2011Date of Patent: November 4, 2014Assignee: National Semiconductor CorporationInventors: Peter J. Hopper, Alexei Sadovnikov, William French, Erika Mazotti, Richard Wendell Foote, Jr., Punit Bhola, Vladislav Vashchenko
-
Patent number: 8872810Abstract: A method includes providing an input signal identifying a desired brightness for one or more LEDs to first and second parallel control paths. The method also includes generating a digital modulation control signal using the first control path, generating a current control signal using the second control path, and driving the one or more LEDs using the control signals. The method further includes performing compensation in at least one of the control paths to compensate for an increased efficiency of the one or more LEDs. Generating the control signals could include (i) adjusting the digital modulation control signal while maintaining the current control signal at a substantially constant value for a range of lower LED brightness values and (ii) adjusting the current control signal while maintaining the digital modulation control signal at a maximum value or within a range of maximum values for a range of higher LED brightness values.Type: GrantFiled: October 12, 2010Date of Patent: October 28, 2014Assignee: National Semiconductor CorporationInventors: Ari K. Väänänen, Mauri K. Määttä, T. Tapani Tuikkanen
-
Patent number: 8873592Abstract: A system and method is disclosed for adding a low data rate data channel to a 100Base-T Ethernet link without significantly impacting an IEEE defined 100Base-T protocol for the Ethernet link. A dual data channel transmitter encodes a high data rate data stream in an MLT-3 encoder and encodes a low data rate data stream using bit representations that are not valid bit representations in the MLT-3 encoder. The dual data channel transmitter transmits both of the encoded bit streams in a dual data stream. A dual data channel receiver receives the dual data stream and separates and decodes the two bit streams. A low data rate data channel is provided in conjunction with a high data rate data channel without significantly impacting the operation of the high data rate data channel.Type: GrantFiled: October 19, 2007Date of Patent: October 28, 2014Assignee: National Semiconductor CorporationInventor: Jitendra Mohan
-
Patent number: 8864373Abstract: A battery temperature monitoring circuit, which has a cold comparator and a hot comparator, achieves high accuracy in a small cell size by utilizing a cold current optimized for the cold comparator and a cold reference voltage, and a hot current optimized for the hot comparator and a hot reference voltage, along with switching circuitry that provides the cold current to the cold comparator as the battery temperature approaches the cold trip temperature, and the hot current to the hot comparator as the battery temperature approaches the hot trip temperature.Type: GrantFiled: September 12, 2011Date of Patent: October 21, 2014Assignee: National Semiconductor CorporationInventors: Luan Minh Vu, Thomas Y. Tse, Tuong Hoang
-
Patent number: 8824709Abstract: A system for generating 3D sound with adjustable source positioning includes a first stage and a second stage, which is coupled to the first stage and to a speaker array that includes a plurality of speakers. The first stage is configured to position a plurality of virtual sound sources through a positioner output. The second stage is configured to generate a 3D signal for the speaker array based on the positioner output. The speaker array is configured to generate a 3D sound stage including the virtual sound sources based on the 3D signal. The first stage may be further configured to reposition the virtual sound sources.Type: GrantFiled: October 14, 2010Date of Patent: September 2, 2014Assignee: National Semiconductor CorporationInventor: Yunhong Li
-
Patent number: 8822266Abstract: Various apparatuses and methods for forming integrated circuit packages are described. One aspect of the invention pertains to an integrated circuit package in which one or more integrated circuits are embedded in a substrate and covered with a layer of photo-imageable epoxy. The substrate can be made of various materials, including silicon, quartz and glass. An integrated circuit is positioned within a cavity in the top surface of the substrate. The epoxy layer is formed over the top surface of the substrate and the active face of the integrated circuit. An interconnect layer is formed over the epoxy layer and is electrically coupled with the integrated circuit.Type: GrantFiled: January 25, 2011Date of Patent: September 2, 2014Assignee: National Semiconductor CorporationInventors: Peter Smeys, Peter Johnson, Peter Deane, Reda R. Razouk
-
Publication number: 20140232346Abstract: A system configured to actively balance power among power cells such as batteries. The system includes a power module of series-coupled power cells, each exhibiting different charge levels during charging and discharging. A power module includes active cell balancing circuitry configured to substantially balance the charges of the power cells at least during charging. In one embodiment, the active cell balancing circuitry includes: (a) current source circuitry configured to supply extra charging current to a selected power cell; and (b) current source control circuitry configured to control the current source circuitry to supply extra charging current to the power cell with the lowest state of charge. In another embodiment, the system includes multiple power modules, each having multiple power cells coupled in series, and each having an active cell balancing circuit configured to substantially balance the charges of the power cells in an associated one of the power modules.Type: ApplicationFiled: February 18, 2014Publication date: August 21, 2014Applicant: National Semiconductor CorporationInventors: Jianhui Zhang, Ali Djabbari, Qinggui Liu, Ahmad Bahai
-
Patent number: 8810068Abstract: A solar panel array for use in a solar cell power system is provided. The solar panel array includes a string of solar panels and multiple voltage converters. Each voltage converter is coupled to a corresponding solar panel in the string of solar panels. The solar panel array also includes multiple maximum power point tracking (MPPT) controllers. Each MPPT controller is coupled to a corresponding solar panel in the string of solar panels. Each MPPT controller is configured to sense an instantaneous power unbalance between the corresponding solar panel and an inverter.Type: GrantFiled: April 16, 2010Date of Patent: August 19, 2014Assignee: National Semiconductor CorporationInventors: Gianpaolo Lisi, Ali Djabbari, Gerard Socci, Andrew Ronald Chemistruck, Rajaram Subramoniam, Jianhui Zhang, Kosha Mahmodieh
-
Patent number: 8802516Abstract: A method includes forming a relaxed layer in a semiconductor device. The method also includes forming a tensile layer over the relaxed layer, where the tensile layer has tensile stress. The method further includes forming a compressive layer over the relaxed layer, where the compressive layer has compressive stress. The compressive layer has a piezoelectric polarization that is approximately equal to or greater than a spontaneous polarization in the relaxed, tensile, and compressive layers. The piezoelectric polarization in the compressive layer could be in an opposite direction than the spontaneous polarization in the compressive layer. The relaxed layer could include gallium nitride, the tensile layer could include aluminum gallium nitride, and the compressive layer could include aluminum indium gallium nitride.Type: GrantFiled: January 27, 2010Date of Patent: August 12, 2014Assignee: National Semiconductor CorporationInventor: Jamal Ramdani
-
Patent number: 8785305Abstract: A method includes forming a stress compensation layer over a first side of a semiconductor substrate and forming a Group III-nitride layer over a second side of the substrate. Stress created on the substrate by the Group III-nitride layer is at least partially reduced by stress created on the substrate by the stress compensation layer. Forming the stress compensation layer could include forming a stress compensation layer from amorphous or microcrystalline material. Also, the method could include crystallizing the amorphous or microcrystalline material during subsequent formation of one or more layers over the second side of the substrate. Crystallizing the amorphous or microcrystalline material could occur during subsequent formation of the Group III-nitride layer and/or during an annealing process. The amorphous or microcrystalline material could create no or a smaller amount of stress on the substrate, and the crystallized material could create a larger amount of stress on the substrate.Type: GrantFiled: November 30, 2010Date of Patent: July 22, 2014Assignee: National Semiconductor CorporationInventor: Jamal Ramdani
-
Patent number: 8785973Abstract: In an ultra high voltage lateral GaN structure having a 2DEG region extending between two terminals, an isolation region is provided between the two terminals to provide for reversible snapback.Type: GrantFiled: April 19, 2010Date of Patent: July 22, 2014Assignee: National Semiconductor CorporationInventor: Vladislav Vashchenko
-
Patent number: 8779745Abstract: A three-quarter bridge power converter includes a first switch configured to selectively couple a switch node to a higher voltage. The power converter also includes a second switch configured to selectively couple the switch node to a lower voltage. The power converter further includes a third switch configured to selectively cause a third voltage to be provided to the switch node when the first and second switches are not coupling the switch node to the higher and lower voltages. The third switch may be configured to selectively couple the switch node to an energy storage or energy source, such as a capacitor. The third switch may also be configured to selectively couple an energy storage or energy source to ground, where the energy storage or energy source is coupled to the switch node.Type: GrantFiled: February 25, 2011Date of Patent: July 15, 2014Assignee: National Semiconductor CorporationInventor: James Steven Brown
-
Patent number: 8779566Abstract: In one aspect of the invention, an integrated circuit package is described. The integrated circuit package includes a substrate formed from a dielectric material that includes multiple electrical contacts and conductive paths. An upper lead frame is attached with and underlies the substrate. The upper lead frame is electrically connected with at least one of the contacts on the substrate. The active surface of an integrated circuit die is electrically and physically coupled to the upper lead frame through multiple electrical connectors. A lower lead frame may be attached with the back surface of the integrated circuit die. A passive device is positioned on and electrically connected with one of the contacts on the substrate and/or the upper lead frame.Type: GrantFiled: August 15, 2011Date of Patent: July 15, 2014Assignee: National Semiconductor CorporationInventors: Lee Han Meng @ Eugene Lee, Yien Sien Khoo, Kuan Yee Woo
-
Patent number: 8765534Abstract: A semiconductor apparatus includes a first substrate and a second substrate located over a first portion of the first substrate and separated from the first substrate by a buried layer. The semiconductor apparatus also includes an epitaxial layer located over a second portion of the first substrate and isolated from the second substrate. The semiconductor apparatus further includes a first transistor formed at least partially in the second substrate and a second transistor formed at least partially in or over the epitaxial layer. The second substrate and the epitaxial layer have bulk properties with different electron and hole mobilities. At least one of the transistors is configured to receive one or more signals of at least about 5V. The first substrate could have a first crystalline orientation, and the second substrate could have a second crystalline orientation.Type: GrantFiled: February 8, 2013Date of Patent: July 1, 2014Assignee: National Semiconductor CorporationInventor: Alexander H. Owens