Patents Assigned to STMicroelectronics (Crolles 2)
-
Publication number: 20230295836Abstract: An apparatus for growing semiconductor wafers, in particular of silicon carbide, wherein a chamber houses a collection container and a support or susceptor arranged over the container. The support is formed by a frame surrounding an opening accommodating a plurality of arms and a seat. The frame has a first a second surface, opposite to each other, with the first surface of the frame facing the support. The arms are formed by cantilever bars extending from the frame into the opening, having a maximum height smaller than the frame, and having at the top a resting edge. The resting edges of the arms define a resting surface that is at a lower level than the second surface of the frame. The seat has a bottom formed by the resting surface.Type: ApplicationFiled: May 22, 2023Publication date: September 21, 2023Applicant: STMICROELECTRONICS S.r.l.Inventors: Ruggero ANZALONE, Nicolo' FRAZZETTO, Francesco La Via
-
Patent number: 11762019Abstract: A method can be used to test an electronic circuit. The method includes applying a test stimulus signal to the input node, collecting a sequence of N-bit digital test data at the output port. The N-bit digital test data is determined by the test stimulus signal applied to the input node. The method also includes applying N-bit to R-bit lossless compression to the N-bit digital test data to obtain R-bit compressed test data (R is less than N) and making the R-bit compressed test data available in parallel format over R output pins of the circuit.Type: GrantFiled: October 11, 2022Date of Patent: September 19, 2023Assignee: STMicroelectronics S.r.l.Inventor: David Vincenzoni
-
Patent number: 11764731Abstract: The present disclosure relates to an electronic device comprising a first capacitor and a quartz crystal coupled in series between a first node and a second node; an inverter coupled between the first and second nodes; a first variable capacitor coupled between the first node and a third node; and a second variable capacitor coupled between the second node and the third node.Type: GrantFiled: November 29, 2022Date of Patent: September 19, 2023Assignees: STMicroelectronics (Alps) SAS, STMicroelectronics (Rousset) SAS, STMicroelectronics S.r.l., STMicroelectronics (Grenoble 2) SASInventors: Benoit Marchand, Hamilton Emmanuel Querino De Carvalho, Achraf Dhayni, Daniele Mangano
-
Patent number: 11764830Abstract: An embodiment of the present description concerns a method wherein a time of beginning of a periodic step of activation of a near-field communication circuit of a first device, charged in near field by a second device, is adjusted according to a frequency of an electromagnetic field emitted by the second device.Type: GrantFiled: October 12, 2021Date of Patent: September 19, 2023Assignee: STMicroelectronics (Rousset) SASInventor: Alexandre Tramoni
-
Patent number: 11764807Abstract: A processing system is described. The processing system comprises a microprocessor, a memory controller, a resource and a communication system. The microprocessor is configured to send read requests in order to request the transmission of first data, or write requests comprising second data. The memory controller is configured to read third data from a memory. The processing system comprises also a safety monitor circuit comprising an error detection circuit configured to receive data bits and respective Error Correction Code, ECC, bits, wherein the data bits correspond to the first, second or third data. The safety monitor circuit calculates further ECC bits and generates an error signal by comparing the calculated ECC bits with the received ECC bits. A fault collection and error management circuit receives the error signal from the safety monitor circuits.Type: GrantFiled: July 6, 2022Date of Patent: September 19, 2023Assignees: STMICROELECTRONICS APPLICATION GMBH, STMicroelectronics International N.V.Inventors: Vivek Mohan Sharma, Roberto Colombo
-
Patent number: 11765006Abstract: A device includes an analog to digital converter configured to convert voltages into a digital signal by sampling the voltages at a fixed sampling time; a first multiplier configured to multiply the digital signal with in-phase coefficients, the in-phase coefficients generated to produce a demodulated in-phase signal at a demodulation signal frequency; a first adder configured accumulate the demodulated in-phase signal to output in-phase magnitude values; a second multiplier configured to multiply the digital signal with quadrature coefficients, the quadrature coefficients generated to produce a demodulated quadrature signal at the demodulation signal frequency; and a second adder configured to accumulate the demodulated quadrature signal to output quadrature magnitude values.Type: GrantFiled: April 30, 2021Date of Patent: September 19, 2023Assignee: STMicroelectronics Asia Pacific Pte Ltd.Inventors: Ade Putra, Kusuma Adi Ningrat, Mythreyi Nagarajan
-
Patent number: 11764134Abstract: A semiconductor chip is mounted to a chip mounting portion of a leadframe which further includes and one or more leads in the leadframe arranged facing the chip mounting portion. The lead lies in a first plane and the chip mounting portion lies in a second plane, the first plane and the second plane mutually offset with a gap therebetween. An electrical component (such as a capacitor) is arranged on the chip mounting portion and extends vertically between the first plane and the second plane.Type: GrantFiled: January 16, 2020Date of Patent: September 19, 2023Assignee: STMicroelectronics S.r.l.Inventors: Alberto Arrigoni, Giovanni Graziosi, Aurora Sanna
-
Patent number: 11761034Abstract: A method for real-time quantitative detection of single-type, target nucleic acid sequences amplified using a PCR in a microwell, comprising introducing in the microwell a sample comprising target nucleic acid sequences, magnetic primers, and labelling probes; performing an amplification cycle to form labelled amplicons; attracting the magnetic primers to a surface through a magnetic field to form a layer including labelled amplification products and free magnetic primers; and detecting the labelled amplification products in the layer with a surface-specific reading method.Type: GrantFiled: January 26, 2021Date of Patent: September 19, 2023Assignee: STMICROELECTRONICS S.r.l.Inventors: Lucio Renna, Clelia Carmen Galati, Natalia Maria Rita Spinella
-
Patent number: 11764151Abstract: An electronic chip includes a shared strip with first and second spaced apart portions extending along a direction of elongation and an intermediate connecting portion extending between the first and second portions. The second portion is connected to a pad that has a greater surface area than the second portion. The first portion is formed by a first plurality of metallic strips. Metallic strips of the first plurality of metallic strips that are adjacent and side by side are separated by a distance smaller than a width of those metallic strips. The second portion is formed by a second plurality of metallic strips. Metallic strips of the second plurality of metallic strips that are adjacent and side by side are separated by a distance smaller than a width of those metallic strips.Type: GrantFiled: January 20, 2022Date of Patent: September 19, 2023Assignees: STMicroelectronics (Rousset) SAS, STMicroelectronics (Grenoble 2) SASInventors: Samuel Boscher, Yann Rebours, Michel Cuenca
-
Patent number: 11762633Abstract: The present disclosure relates to a circuit and method for determining a sign indicator bit of a binary datum including a step for processing of the binary datum masked with a masking operation, and not including any processing step of the binary datum.Type: GrantFiled: September 30, 2020Date of Patent: September 19, 2023Assignees: STMicroelectronics (Grenoble 2) SAS, STMicroelectronics (Rousset) SASInventors: Rene Peyrard, Fabrice Romain
-
Patent number: 11764673Abstract: A charge pump circuit includes a boost capacitor driven by a first clock signal and a bootstrap capacitor driven by a second clock signal. The first and second clock signals have different duty cycles, with the duty cycle of the second clock signal being smaller than the duty cycle of the first clock signal. An input transistor is coupled between an input node and a boost node coupled to the boost capacitor. The control terminal of the input transistor is coupled to the bootstrap capacitor. A bootstrap transistor coupled between the boost node and the control terminal of the input transistor is driven by a logical inverse of the first clock signal.Type: GrantFiled: February 16, 2022Date of Patent: September 19, 2023Assignee: STMicroelectronics International N.V.Inventor: Vikas Rana
-
Patent number: 11764662Abstract: A circuit includes a transistor, with a resonant tank coupled between a DC supply node and a first conduction terminal of the transistor. A gate driver generates a gate drive signal for biasing a control terminal of the transistor to cause it to conduct current through the resonant tank. Control circuitry monitors a voltage across the transistor to determine that the transistor is an overvoltage condition if that voltage exceeds a threshold, and monitors a current through the transistor to determine that the transistor is an overcurrent condition if that current exceeds a threshold. If overvoltage is determined, the control circuitry causes the gate driver to pull up the gate drive signal. If overcurrent is determined, the control circuitry causes the gate driver to pull down the gate drive signal. If either overvoltage or overcurrent is present, a pulse width of the gate drive signal is reduced.Type: GrantFiled: August 4, 2020Date of Patent: September 19, 2023Assignee: STMicroelectronics International N.V.Inventor: Akshat Jain
-
Patent number: 11761992Abstract: A current measurement circuit, for wireless charging systems, for instance, comprises a differential input configured to have applied an input voltage sensed across a shunt resistor traversed by a current to be measured, a voltage reversal switch arrangement selectively switchable to reverse the polarity of the input voltage as applied between a first and a second voltage sensing nodes as well as a first and a second current flow line between the voltage sensing nodes and ground. A difference resistor intermediate the two current flow lines is traversed by a current which is a function of the input voltage as applied to the first and second sensing nodes via the voltage reversal switch arrangement. First and second current sensing nodes at the two current flow lines are coupled to a differential current output via a current reversal switch arrangement selectively switchable to reverse the output current polarity.Type: GrantFiled: May 23, 2022Date of Patent: September 19, 2023Assignee: STMICROELECTRONICS S.R.LInventors: Paolo Angelini, Roberto Pio Baorda, Francesco Borgioli
-
Patent number: 11762794Abstract: In an embodiment, a processing system comprises a microprocessor programmable via software instructions, a memory controller configured to be coupled to a memory, a communication system coupling the microprocessors to the memory controller, a cryptographic co-processor and a first communication interface. The processing system also comprises first and second configurable DMA channels. In a first configuration, the first DMA channel is configured to transfer data from the memory to the cryptographic co-processor, and the second DMA channel is configured to transfer the encrypted data via two loops from the cryptographic co-processor to the first communication interface. In a second configuration, the second DMA channel is configured to transfer received data via two loops from the first communication interface to the cryptographic co-processor, and the first DMA channel is configured to transfer the decrypted data from the cryptographic co-processor to the memory.Type: GrantFiled: May 18, 2022Date of Patent: September 19, 2023Assignee: STMicroelectronics Application GMBHInventors: Rolf Nandlinger, Roberto Colombo
-
Patent number: 11764242Abstract: The present disclosure relates to an image sensor including a plurality of pixels formed in and on a semiconductor substrate and arranged in a matrix with N rows and M columns, with N being an integer greater than or equal to 1 and M an integer greater than or equal to 2. A plurality of microlenses face the substrate, and each of the microlenses is associated with a respective pixel. The microlenses are arranged in a matrix in N rows and M columns, and the pitch of the microlens matrix is greater than the pitch of the pixel matrix in a direction of the rows of the pixel matrix.Type: GrantFiled: October 14, 2020Date of Patent: September 19, 2023Assignee: STMICROELECTRONICS (CROLLES 2) SASInventors: Lucie Dilhan, Jerome Vaillant
-
Patent number: 11764773Abstract: Current absorption management for an electronic fuse coupled between an electrical supply source node and an electrical load node selectively controls a high current electronic switch and a low current electronic switch coupled in parallel between the electrical supply source node and the electrical load node. The high current and low current electronic switches are alternatively actuated: in a first mode where the high current electronic switch is turned on and the low current electronic switch is turned off, and in a second mode where the high current electronic switch is turned off and the low current electronic switch is turned on. Change to the second mode may be made in response to a standby state or a sensing of a lower current in the electrical load. Conversely, change to the first mode may be made in response to a sensing of a higher current in the electrical load.Type: GrantFiled: December 8, 2021Date of Patent: September 19, 2023Assignee: STMicroelectronics S.r.l.Inventors: Enrico Castro, Giovanni Susinna, Vincenzo Randazzo, Mirko Dondini, Calogero Andrea Trecarichi
-
Patent number: 11762212Abstract: A diffuse illumination system for reducing diffusion-related illumination inhomogeneities includes an array of vertical cavity surface emitting laser (VCSEL) emitters and a diffusing element including a transparent substrate and an array of nanostructures. A dimension and a shape of each nanostructure is configured to retard phases of two orthogonal polarization states of light incident on each nanostructure from the emitters for reducing illumination inhomogeneities in the output.Type: GrantFiled: March 12, 2020Date of Patent: September 19, 2023Assignee: STMICROELECTRONICS (RESEARCH & DEVELOPMENT) LIMITEDInventor: James Peter Drummond Downing
-
Patent number: 11765572Abstract: A method of configuration of a mobile terminal including a near-field communication device is provided. The method includes determining the geographic position of the mobile terminal. The method further includes selecting, from a configuration table stored in an internal memory of the mobile terminal, a set of one or a plurality of configuration parameters of the near-field communication device according to the geographic position, and applying a selected set of parameters to the near-field communication device.Type: GrantFiled: December 15, 2020Date of Patent: September 19, 2023Assignees: STMICROELECTRONICS (ROUSSET) SAS, PROTON WORLD INTERNATIONAL N.V.Inventors: Alexandre Tramoni, Pierre Rizzo, Olivier Van Nieuwenhuyze
-
Publication number: 20230290393Abstract: A device includes an interface, which, in operation, couples to a non-volatile memory. The device includes circuitry coupled to the interface. The circuitry, in operation: reads a data configuration structure stored on the non-volatile memory, the data configuration structure being associated with a client circuit of a plurality of client circuits; and configures the client circuit, the configuring including writing data words of the data configuration structure to the client circuit, the writing including determining an address of the client circuit, the address being associated with at least one of the data words, the determining being based on number of data words in the data configuration structure.Type: ApplicationFiled: January 28, 2022Publication date: September 14, 2023Applicant: STMICROELECTRONICS S.r.l.Inventors: Roberta VITTIMANI, Martina TROGU
-
Publication number: 20230288696Abstract: A microelectromechanical-mirror device has a fixed structure defining an external frame delimiting a cavity, an internal frame arranged above the cavity and defining a window, and a tiltable structure with a reflective surface and arranged in the window. Elastically coupled to the internal frame by first and second coupling elastic elements. An actuation structure is coupled to the internal frame to cause the rotation of the tiltable structure around first and second axes. The actuation structure has a first pair of driving arms, elastically coupled to the internal frame and carrying piezoelectric material regions to cause rotation of the tiltable structure around the first axis, and a further pair of driving arms carrying piezoelectric material regions to cause rotation of the tiltable structure around the second axis and interposed between the fixed structure and the internal frame, to which they are elastically coupled by first and second suspension elastic elements.Type: ApplicationFiled: March 7, 2023Publication date: September 14, 2023Applicant: STMicroelectronics S.r.l.Inventors: Nicolo' BONI, Roberto CARMINATI, Massimiliano MERLI