Patents Assigned to STMicroelectronics
-
Patent number: 8242748Abstract: A method and integrated circuit for preserving a battery's charge and protecting electrical devices is disclosed. A maximum and a minimum battery voltage value at the output port are stored in a memory. A steady state battery voltage at the output port is measured and stored in the memory. A processor compares the measured steady battery voltage value to the maximum and the minimum battery voltage values. If the measured steady state battery voltage value is greater than the maximum battery voltage value, an over voltage state is reported by the processor. If the measured steady state battery voltage value is less than the minimum battery voltage value, a low battery voltage state is reported by the processor.Type: GrantFiled: August 4, 2010Date of Patent: August 14, 2012Assignee: STMicroelectronics, Inc.Inventors: Gary J. Burlak, Marian Mirowski
-
Patent number: 8242845Abstract: A radiofrequency signal power amplification circuit may include a signal input for receiving the radiofrequency signal, an amplification stage coupled to the signal input and having at least one power transistor, a biasing stage for delivering a bias voltage to the amplification stage, and a processing stage. The processing stage may include a processing input coupled to the signal input, a processing output for delivering a bias current modulated at least in amplitude to the biasing stage, and an amplitude modulator coupled between the processing input and the processing output and configured to determine an envelope signal representative of the envelope of the radiofrequency signal, for modulating the amplitude of the envelope signal based on a variable voltage setpoint and for generating the amplitude-modulated bias current based on the modulated envelope signal.Type: GrantFiled: July 22, 2010Date of Patent: August 14, 2012Assignee: STMicroelectronics SAInventors: Didier Belot, Laurent Leyssenne, Eric Kerherve, Yann Deval
-
Patent number: 8242876Abstract: A trimmable resistor for use in an integrated circuit is trimmed using a heater. The heater is selectively coupled to a voltage source. The application of voltage to the heater causes the heater temperature to increase and produce heat. The heat permeates through a thermal separator to the trimmable resistor. The resistance of the trimmable resistor is permanently increased or decreased when the temperature of the resistor is increased to a value within a particular range of temperatures.Type: GrantFiled: September 17, 2009Date of Patent: August 14, 2012Assignees: STMicroelectronics, Inc., STMicroelectronics (Grenoble) SASInventors: Olivier Le Neel, Pascale Dumont-Girard, Chengyu Niu, Fuchao Wang, Michel Arnoux
-
Publication number: 20120199947Abstract: A method for manufacturing a TiN/Ta2O5/TiN capacitor, including the steps of forming a Ta2O5 layer on a TiN support by a plasma-enhanced atomic layer deposition method, or PEALD; and submitting the obtained structure to an N2O plasma for a duration sufficient to oxidize the Ta2O5 layer without oxidizing the TiN support.Type: ApplicationFiled: February 2, 2012Publication date: August 9, 2012Applicant: STMicroelectronics (Crolles 2) SASInventor: Mickael Gros-Jean
-
Publication number: 20120200472Abstract: A first component (CMP1) is connected to the antenna (ANT) and to an impedance matching circuit (CAI) configurable on command and connected to the antenna, and in the absence of another component (CMP2) connected to the antenna, the impedance matching circuit is placed in a first configuration in which it forms with the first component and the antenna a resonant circuit having a first resonant frequency compatible with a carrier frequency. In the presence of a second component (CMP2) connected to the antenna, the impedance matching circuit is placed in a second configuration in which it forms with the first component, the second component and the antenna a resonant circuit having a second resonant frequency compatible with the carrier frequency.Type: ApplicationFiled: February 2, 2012Publication date: August 9, 2012Applicant: STMicroelectronics (Rousset) SASInventors: Alexandre TRAMONI, Pierre RIZZO
-
Patent number: 8238502Abstract: A communication system includes first and second independently clocked devices, comprising, for each device, a transmitter and a receiver connected to each other in a crossed way in correspondence of an inter-chip communication channel. The communication system further comprises a synchronizer in turn including at least a first and a second synchronization block, having respective input terminals connected to the receivers and respective output terminals connected to the transmitters and comprising at least: a test pattern generator that generates a programmable test pattern signal; a pattern detector to check a matching between stored and received test pattern signals and thus lock corresponding clock phases of the synchronization blocks in case of positive result of this check; and a delay block able to change the clock phases until a synchronized condition of the synchronization blocks is verified, this synchronized condition corresponding to a matching between stored and received test pattern signals.Type: GrantFiled: December 29, 2008Date of Patent: August 7, 2012Assignee: STMicroelectronics S.r.l.Inventors: Luca Magagni, Luca Ciccarelli, Alberto Fazzi, Roberto Canegallo, Roberto Guerrieri
-
Patent number: 8239833Abstract: A method for controlling the execution of a program implementing successive operations, including, during program execution, comparing each operation with a pre-established list, and for each operation contained in the list, incrementing and memorizing a number of occurrences of this operation; and at the end of the program execution, comparing the number of occurrences of the current program execution for each operation with previously-stored ranges of numbers of occurrences assigned to each operation.Type: GrantFiled: June 25, 2004Date of Patent: August 7, 2012Assignee: STMicroelectronics S.A.Inventors: Yannick Teglia, Pierre-Yvan Liardet
-
Patent number: 8237376Abstract: A method and a circuit may have an ability to provide constant currents of a certain set value, the rising and falling edges of which may be shorter than the design minimum on-phase. Essentially, these results may be obtained by keeping an operational amplifier that controls the output power switch in an active state during off-phases of an impulsive drive signal received by the current source circuit in order to maintain the output voltage of the operational amplifier at or just below the voltage to be applied to the control terminal of the output power switch during a successive on-phase of a received drive pulse signal.Type: GrantFiled: March 19, 2010Date of Patent: August 7, 2012Assignee: STMicroelectronics S.R.L.Inventor: Pasquale Franco
-
Patent number: 8237482Abstract: A circuit comprises a frequency divider coupled to receive an oscillating signal generated by an oscillator and a division ratio and configured to divide the oscillating signal by the division ratio into a clock signal; a temperature compensation circuit configured to measure a temperature of the oscillator and generate a division ratio to be provided to the frequency divider and a first value on the basis of the measured temperature; and a control system configured to control connection between a calibration element and the oscillator based on the first value and the oscillating signal of the oscillator.Type: GrantFiled: December 21, 2010Date of Patent: August 7, 2012Assignee: STMicroelectronics (Shenzen) R&D Co. Ltd.Inventor: Henry Ge
-
Patent number: 8238495Abstract: A method includes a main interference reduction mode for reducing the interference generated by a wideband device toward a narrowband device. The main interference reduction mode is performed within the wideband device and includes at least one of detecting an emission from and a reception performed by the narrowband device. A group of at least one sub-carrier having frequencies interfering with frequencies used by the narrowband device is determined from the detection step. The bits of the punctured stream that correspond to the information carried by the interfering sub-carriers of the group are determined and processed so that the processed bits are mapped into a reference symbol having an amplitude within a threshold of zero.Type: GrantFiled: June 26, 2006Date of Patent: August 7, 2012Assignee: STMicroelectronics SAInventor: Friedbert Berens
-
Patent number: 8239660Abstract: A high speed processor. The processor includes terminals that each execute a subset of the instruction set. In at least one of the terminals, the instructions are executed in an order determined by data flow. Instructions are loaded into the terminal in pages. A notation is made when an operand for an instruction is generated by another instruction. When operands for an instruction are available, that instruction is a “ready” instruction. A ready instruction is selected in each cycle and executed. To allow data to be transmitted between terminals, each terminal is provided with a receive station, such that data generated in one terminal may be transmitted to another terminal for use as an operand in that terminal. In one embodiment, one terminal is an arithmetic terminal, executing arithmetic operations such as addition, multiplication and division. The processor has a second terminal, which contains functional logic to execute all other instructions in the instruction set.Type: GrantFiled: March 26, 2010Date of Patent: August 7, 2012Assignee: STMicroelectronics Inc.Inventor: Stefano Cervini
-
Patent number: 8237596Abstract: For high resolution resistor string DACs, a resistor string is placed in an array of columns and rows, each resistor tap is connected to a switch network, and a decoder is used to select switches to be closed such that sub-DAC voltage comes from the resistor taps connected to the selected switches. The voltages from each row of the resistor string are fed into a multiplexer, wherein the multiplexer produces an output voltage. A method and apparatus are disclosed for implementing the reflective nature of Gray code to design a DAC such that all the switches in a column of the resistor string may be controlled with only one control signal, thereby reducing extra routing costs, surface area, and dynamic power consumed by the circuit.Type: GrantFiled: December 9, 2010Date of Patent: August 7, 2012Assignee: STMicroelectronics R&D (Shanghai) Co., Ltd.Inventors: Jianhua Zhao, Yuan Yuan, Yuxing Zhang
-
Patent number: 8237483Abstract: A circuit for processing a clock signal including first and second clock edges of different polarities, the circuit including an inverter for inverting a first clock edge to generate an inverted first clock edge and inverting a second clock edge to generate an inverted second clock edge; a first pass gate for receiving the inverted clock edge and outputting a first trigger signal of a first polarity; and a second pass gate for receiving the second clock edge and outputting a second trigger signal of the first polarity, wherein the second pass gate is controlled to open responsive to the inverted second clock edge; whereby the delay between the first clock edge and the first trigger signal is substantially equal to the delay between the second clock edge and second trigger signal.Type: GrantFiled: December 30, 2010Date of Patent: August 7, 2012Assignee: STMicroelectronics International N.V.Inventors: Nitin Gupta, Nitin Jain
-
Patent number: 8239808Abstract: A process for shortest path routing in computer-aided designs (CAD) is performed using an incremental graph traversal technique. This technique searches the shortest path routing trees in a graph by path exploration limited only to an incremented search region thereby reducing run time complexity. Graph traversal begins in the incremented search region, and propagates successive changes thereafter.Type: GrantFiled: December 3, 2009Date of Patent: August 7, 2012Assignee: STMicroelectronics International N.V.Inventors: Himanshu Srivastava, Jyoti Malhotra
-
Patent number: 8239592Abstract: An integrated circuit for a smart card in accordance with an exemplary embodiment includes at least one data terminal for providing communications with a host device over a system bus and a processor configured to provide an attachment signal on the at least one data terminal for recognition by the host device. Further, the processor also cooperates with the host device to perform an enumeration based upon at least one default descriptor, and receive information from the host device regarding a system event. In addition, the processor is configured to remove the attachment signal from the at least one data terminal and thereafter again provide the attachment signal on the at least one data terminal based upon the information regarding the system event, and cooperate with the host device to perform a new enumeration based upon at least one alternate descriptor.Type: GrantFiled: October 24, 2011Date of Patent: August 7, 2012Assignee: STMicroelectronics, Inc.Inventor: Taylor J. Leaming
-
Patent number: 8237229Abstract: Methods and apparatus of integrating a buried-channel PMOS into a BiCMOS process. The apparatus comprises at least one bipolar transistor and at least one MOS device coupled to the at least one bipolar transistor, such that a gate of the at least one MOS device may be coupled to an emitter of the at least one bipolar transistor. The MOS device comprises a buried channel having mobility means, such as strained silicon for promoting hole mobility in the buried channel, and confinement means, such as a cap layer disposed proximate to the buried channel for limiting leakage of holes from the buried channel. The apparatus may be formed by exposing a substrate in a PMOS, forming a SiGe layer on the substrate, forming an oxide layer on the SiGe layer, masking the PMOS, and removing at least some of the oxide and at least some of the SiGe layer.Type: GrantFiled: May 22, 2008Date of Patent: August 7, 2012Assignee: STMicroelectronics Inc.Inventor: Prasanna Khare
-
Patent number: 8237866Abstract: A system, apparatus and method are disclosed for separating a current frame of a composite video signal into a luminance signal and a chroma signal. A relative chroma correlation value is generated using a plurality of lines of the current frame. A weighted sum of inter-line pixel differences of the current frame is generated using the relative chroma correlation value. A frame difference signal is generated by subtracting a previous frame of the composite video signal from the current frame. A detected motion signal is generated that corresponds to motion detected in the current frame. The weighted sum of inter-line pixel differences, the frame difference signal, and the detected motion signal are combined to generate the chroma signal. The chroma signal is subtracted from the current frame to generate the luminance signal.Type: GrantFiled: December 2, 2009Date of Patent: August 7, 2012Assignee: STMicroelectronics, Inc.Inventor: Patricia Chiang Wei Yin
-
Publication number: 20120195094Abstract: Logic data is written in a memory having a first word line and a first bit line, with the memory including a first memory cell having a first ferroelectric transistor. The first ferroelectric transistor includes a layer of ferroelectric material and has a first conduction terminal coupled to the first bit line, and a control terminal coupled to the first word line. The logic data is written based on biasing the control terminal of the first ferroelectric transistor at a first biasing value, biasing the first conduction terminal of the first ferroelectric transistor at a second biasing value different from the first biasing value, and generating a stable variation of the state of polarization of the layer of ferroelectric material of the first ferroelectric transistor to write the logic data in the first memory cell.Type: ApplicationFiled: January 31, 2012Publication date: August 2, 2012Applicant: STMicroelectronics S.r.I.Inventors: MAURIZIO GRECO, Antonio Maria Scalia
-
Publication number: 20120194479Abstract: An input device for an electronic device includes a proximity detector and a light source. The light source transmits light to a sensing area, which is reflected back to the proximity detector in the presence of an object in the vicinity of the sensing area, such that the proximity detector can produce an output indicative of a distance of the object from the proximity detector to give rise to a control signal for controlling the device.Type: ApplicationFiled: November 29, 2011Publication date: August 2, 2012Applicant: STMicroelectronics (Research & Development) LimitedInventors: Laurence STARK, William Halliday
-
Publication number: 20120195093Abstract: A method is for non-destructive reading of an information datum stored in a memory that includes a first wordline, a first bitline and a second bitline, and a first ferroelectric transistor, which is connected between the bitlines and has a control terminal coupled to the first wordline. The method includes applying to the first wordline a first reading electrical quantity, generating a first difference of potential between the first and second bitlines, generating a first output electrical quantity, and applying to the first wordline a second reading electrical quantity. The method further includes generating a second difference of potential between the first and second bitlines, generating a second output electrical quantity, and comparing the first and second output electrical quantities with one another. On the basis of a result of said comparison, the method includes determining the logic value of the information data.Type: ApplicationFiled: January 12, 2012Publication date: August 2, 2012Applicant: STMicroelectronics S.r.l.Inventors: Maurizio Greco, Antonio Maria Scalia