Patents Assigned to STMicroelectronics
  • Patent number: 8227332
    Abstract: A method for fabricating electrical bonding pads on one face of a wafer includes the production of electrically conductive areas and electrical connection branches connecting these conductive areas. A layer of mask material is deposited and openings are produced in this mask layer which extend above said conductive areas and at least some of which extend at least partly beyond the peripheral edges of the underlying conductive areas. Blocks made of a solder material are produces in the openings by electrodeposition in a bath. The mask material is then removed along with the connection branches. The wafer is passed through or placed in an oven so as to shape, on the conductive areas, the blocks into substantially domed electrical bonding pads.
    Type: Grant
    Filed: October 31, 2008
    Date of Patent: July 24, 2012
    Assignee: STMicroelectronics (Grenoble) SAS
    Inventors: Romain Coffy, Jacky Seiller, Gil Provent
  • Patent number: 8228684
    Abstract: An electronic system adapted to perform a corresponding function and including at least a first subsystem and a second subsystem, the first subsystem and the second subsystem being operatively couplable to each other through a plurality of electric connections to perform the function of the system, in which the first subsystem and the second subsystem are respectively integrated on a first material chip and on a second material chip, the plurality of electric connections including a plurality of conductive through holes formed in at least one of the first and second chips and adapted to form a corresponding plurality of inter-chip electric connections when the first and the second chips are superimposed.
    Type: Grant
    Filed: May 7, 2008
    Date of Patent: July 24, 2012
    Assignee: STMicroelectronics S.r.l.
    Inventors: Aldo Losavio, Giovanni Campardo, Stefano Ricciardi
  • Patent number: 8228972
    Abstract: A first device transmits data over a first branch of a communications link toward a second device. That second device loops the received data pattern back over a second branch of the communications link. A bit error rate of the looped back data pattern is determined and a pre-emphasis applied to the transmitted data pattern is adjusted in response thereto. The first device further perturbs the data pattern communications signal so as to increase the bit error rate. The pre-emphasis is adjusted so as to reduce the determined bit error rate in the looped back data pattern in the presence of the perturbation. The steps for perturbing the signal and adjusting the pre-emphasis are iteratively performed, with the perturbation of the signal increasing with each iteration and adjustment of the pre-emphasis being refined with each iteration. The signal is perturbing by injecting modulation jitter into the signal (increasing each iteration) and adjusting amplitude of the signal (decreasing each iteration).
    Type: Grant
    Filed: June 4, 2008
    Date of Patent: July 24, 2012
    Assignee: STMicroelectronics, Inc.
    Inventors: Davide Tonietto, John Hogeboom
  • Publication number: 20120181998
    Abstract: A low-dropout linear regulator includes an error amplifier which includes a cascaded arrangement of a differential amplifier and a gain stage. The gain stage includes a transistor driven by the differential amplifier to produce at a drive signal for an output stage of the regulator. The transistor is interposed over its source-drain line between a first resistive load included in a RC network creating a zero in the open loop gain of the regulator, and a second resistive load to produce a drive signal for the output stage of the regulator. The second resistive load is a non-linear compensation element to render current consumption linearly proportional to the load current to the regulator. The first resistive load is a non-linear element causing the frequency of said zero created by the RC network to decrease as the load current of the regulator decreases.
    Type: Application
    Filed: March 15, 2012
    Publication date: July 19, 2012
    Applicant: STMicroelectronics Design and Application s.r.o.
    Inventor: Karel NAPRAVNIK
  • Publication number: 20120182060
    Abstract: A negative voltage level shifter circuit includes a pair of input transistors, a gate of each input transistor being driven by one of an input signal and an inverted version of the input signal, a cascode sub-circuit coupled to the pair of input transistors, and a pair of cross-coupled transistors for locking a state of the voltage level shifter depending on the input signal, wherein respective gates of the cross-coupled transistors are driven by outputs of respective comparator sub-circuits.
    Type: Application
    Filed: June 29, 2011
    Publication date: July 19, 2012
    Applicant: STMicroelectronics Pvt Ltd.
    Inventor: Vikas Rana
  • Patent number: 8224107
    Abstract: A system renders a primitive of an image to be displayed, for instance in a mobile 3D graphic pipeline, the primitive including a set of pixels. The system locates the pixels in the area of the primitive, generates, for each pixel located in the area, a set of associated sub-pixels, borrows a set of sub-pixels from neighboring pixels, subjects the set of associated sub-pixels and the borrowed set of pixels to adaptive filtering to create an adaptively filtered set of sub-pixels, and further filters the adaptively filtered set of sub-pixels to compute a final pixel for display. Preferably, the set of associated sub-pixels fulfills at least one of the following: the set includes two associated sub-pixels and the set includes associated sub-pixels placed on pixel edges.
    Type: Grant
    Filed: January 25, 2011
    Date of Patent: July 17, 2012
    Assignee: STMicroelectronics S.r.l.
    Inventors: Pierluigi Gardella, Massimiliano Barone, Edoardo Gallizio, Danilo Pau
  • Patent number: 8224109
    Abstract: A method for estimating the white Gaussian noise level that corrupts a digital image by discriminating homogeneous blocks from blocks containing a textured area and skipping these last blocks when evaluating the noise standard deviation.
    Type: Grant
    Filed: October 5, 2007
    Date of Patent: July 17, 2012
    Assignees: STMicroelectronics S.r.l., STMicroelectronics (Research & Development) Ltd.
    Inventors: Angelo Bosco, Arcangelo Ranieri Bruna, Stewart Gresty Smith
  • Patent number: 8222841
    Abstract: A method of controlling a moving part of a voice coil motor to move from an first position to a second position, wherein the position of the moving part is controlled by the level of an electrical signal applied to a coil of the voice coil motor, a first level of the electrical signal corresponding to the first position, and a second level of the electrical signal corresponding to the second position, the method including: at a first time, changing the electrical signal from the first level to an intermediate level, the intermediate level being chosen such that a peak overshoot of the moving part corresponds to the second position; and at a second time calculated to correspond to a delay of half an oscillation period of the moving part after the first time, changing the electrical signal to the second level.
    Type: Grant
    Filed: October 20, 2008
    Date of Patent: July 17, 2012
    Assignee: STMicroelectronics (Grenoble) SAS
    Inventor: Tarek Lule
  • Patent number: 8223535
    Abstract: A phase change memory device includes a bitline biasing unit; and a bitline selection unit connecting a selected bitline to the bitline biasing unit and disconnecting deselected bitlines from the bitline biasing unit in an operative condition. A bitline discharge unit is connected to the bitlines to discharge leakage currents in the bitlines. The bitline discharge unit has a voltage regulation unit and a plurality of bitline discharge switches coupled between the voltage regulation unit and a respective bitline. The bitline discharge switches are controlled to connect the deselected bitlines to the voltage regulation unit and to disconnect the selected bitline from the voltage regulation unit. The voltage regulation unit comprises a PMOS transistor coupled between a regulated voltage bus and a reference potential line. The regulated voltage bus is connected to the bitline discharge switches and the control terminal of the PMOS transistor is biased to a constant voltage.
    Type: Grant
    Filed: September 15, 2009
    Date of Patent: July 17, 2012
    Assignee: STMicroelectronics S.r.l.
    Inventors: Ferdinando Bedeschi, Claudio Resta
  • Patent number: 8222094
    Abstract: A method for manufacturing a cell of a non-volatile electrically erasable and programmable memory including a dual-gate MOS transistor. The method includes the steps of providing a semiconductor substrate covered with an insulating layer including a thinned down portion and having a first surface common with the substrate and a second surface opposite to the first surface; and incorporating nitrogen at the level of the second surface, whereby the maximum nitrogen concentration is closer to the second surface than to the first surface.
    Type: Grant
    Filed: December 2, 2008
    Date of Patent: July 17, 2012
    Assignee: STMicroelectronics (Rousset) SAS
    Inventor: Pascal Fornara
  • Patent number: 8223967
    Abstract: A semiconductor integrated circuit for the processing of conditional access television signals that includes an input interface for receiving encrypted television signals and an output interface for output of decrypted television signals. The semiconductor integrated circuit is provided with some functionality restricted in some way by preventing one or more hardware circuit elements from operating, such as an MPEG decoder, display engine, IO ports or main CPU. To enable the functionality, a subscriber must pay for a service and then receives an encrypted message broadcast to the semiconductor integrated circuit that is decrypted and instructs functionality to be turned on or off.
    Type: Grant
    Filed: October 16, 2003
    Date of Patent: July 17, 2012
    Assignee: STMicroelectronics Limited
    Inventors: Peter Bennett, Paul Elliott, Andrew Dellow
  • Patent number: 8223991
    Abstract: An amplification circuit for driving an audio signal diffuser that includes a generation circuit of a first pre-charging signal, the generation circuit including an amplifier provided with an input terminal for receiving the first pre-charging signal and provided with an output terminal for providing a second pre-charging signal as a function of the first pre-charging signal, and a decoupling capacitor of the amplifier from the diffuser, the capacitor connected to the output terminal for charging by the second pre-charging signal.
    Type: Grant
    Filed: March 11, 2009
    Date of Patent: July 17, 2012
    Assignee: STMicroelectronics S.r.l.
    Inventor: Federico Forte
  • Patent number: 8222627
    Abstract: A copper-diffusion plug 21 is provided within a pore in dielectric layer over a copper signal line. By positioning the plug below a chalcogenide region, the plug is effective to block copper diffusion upwardly into the pore and into the chalcogenide region and thus to avoid adversely affecting the electrical characteristics of the chalcogenide region.
    Type: Grant
    Filed: July 16, 2008
    Date of Patent: July 17, 2012
    Assignee: STMicroelectronics S.r.l
    Inventors: Charles Kuo, Yudong Kim
  • Patent number: 8223970
    Abstract: A method for decrypting the encrypted messages sent by a transmission device to a first electronic device associated with a first trusted authority and to a second electronic device (ME). In one embodiment, first and second tokens are generated and exchanged, respectively, by the first and second electronic devices, which then generate a joint decryption key in order to decrypt the encrypted message.
    Type: Grant
    Filed: November 4, 2010
    Date of Patent: July 17, 2012
    Assignee: STMicroelectronics S.r.l.
    Inventors: Roberto Valerio Sannino, Fabio Sozzani, Guido Marco Bertoni, Gerardo Pelosi, Pasqualina Fragneto
  • Publication number: 20120176264
    Abstract: A dynamic element matching (DEM) scheme is implemented in a crawling code generator for converting a b-bit binary input code into a (2b?1)-bit digital output code. A random generator determines for every conversion step a direction. A decimal difference between the current and previous binary input is calculated. The new crawling output code is determined based on the previous crawling output code, the direction and the decimal difference. The DEM scheme is used in a digital-to-analog converter such that the crawling output code switches digital-to-analog converting elements that output analog signals that are then summed to be the final analog signal.
    Type: Application
    Filed: March 16, 2012
    Publication date: July 12, 2012
    Applicant: STMicroelectronics PVT LTD (INDIA)
    Inventors: Rakhel Kumar PARIDA, Ankur BAL, Anil KUMAR, Anupam JAIN
  • Publication number: 20120176173
    Abstract: Adaptive scaling digital techniques attempt to place the system close to the timing failure so as to maximize energy efficiency. Rapid recovery from potential failures is usually by slowing the system clock and/or providing razor solutions (instruction replay.) These techniques compromise the throughput. We present a technique to provide local in-situ fault resilience based on dynamic slack borrowing. This technique is non-intrusive (needs no architecture modification) and has minimal impact on throughput.
    Type: Application
    Filed: June 30, 2011
    Publication date: July 12, 2012
    Applicants: STMICROELECTRONICS SA, STMicroelectronics Pvt Ltd.
    Inventors: Chittoor PARTHASARATHY, Nitin Chawla, Kallol Chatterjee, Pascal Urard
  • Publication number: 20120178213
    Abstract: A chip scale package (CSP) device includes a CSP having a semiconductor die electrically coupled to a plurality of solder balls. A can having an inside top surface and one or more side walls defines a chamber. The CSP is housed in the chamber and is attached to the inside top surface of the can. A printed circuit board is attached to the solder balls and to the one or more side walls to provide support to the CSP and to the can. The CSP may be a Wafer-Level CSP. The can may be built from a metallic substance or from a non-metallic substance. The can provides stress relief to the CSP during a drop test and during a thermal cycle test.
    Type: Application
    Filed: March 20, 2012
    Publication date: July 12, 2012
    Applicant: STMicroelectronics Asia Pacific PTE LTD (Singapore)
    Inventors: Kim-Yong Goh, Jing-En Luan
  • Patent number: 8216739
    Abstract: A support wafer made of silicon wafer comprising, on a first surface a porous silicon layer having protrusions, porous silicon pillars extending from the porous silicon layer to the second surface of the wafer, in front of each protrusion. Layers constituting a fuel cell can be formed on the support wafer.
    Type: Grant
    Filed: February 16, 2010
    Date of Patent: July 10, 2012
    Assignee: STMicroelectronics S.A.
    Inventor: Sébastien Kouassi
  • Patent number: 8219772
    Abstract: A method and system of controlling access to a programmable memory including: allowing code to be written to the programmable memory in a first access mode; preventing execution of the code stored in the programmable memory in the first access mode; verifying the integrity of the code stored in the programmable memory; if the integrity of the code stored in the programmable memory is verified, setting a second access mode, wherein in the second access mode, further code is prevented from being written to the programmable memory, and execution of the code stored in the programmable memory is allowed.
    Type: Grant
    Filed: July 2, 2009
    Date of Patent: July 10, 2012
    Assignee: STMicroelectronics (Research & Development) Limited
    Inventors: David Smith, Andrew Marsh
  • Patent number: RE43516
    Abstract: A device corrects the power factor in forced switching power supplies and includes a converter and a control device to obtain a regulated voltage on an output terminal. The control device comprises an error amplifier having an inverting terminal (Vout) and a non-inverting terminal receiving a reference voltage. The device includes first and second resistances coupled in series with a conduction element positioned between the first resistance and the inverting terminal of the error amplifier and a fault detector suitable for detecting the electrical connection of the conduction element with the output terminal and suitable for detecting an output signal of the second resistance. The fault detector is suitable for supplying a malfunction signal upon detecting an electric disconnection of the conduction element from the output terminal or when the output signal of the second resistance tends to zero.
    Type: Grant
    Filed: October 20, 2010
    Date of Patent: July 17, 2012
    Assignee: STMicroelectronics S.r.l.
    Inventors: Claudio Adragna, Mauro Fagnani, Ugo Moriconi