Patents Assigned to STMicroelectronics
  • Patent number: 8249206
    Abstract: A method of channel estimation in orthogonal frequency-division multiplexing communication employing three or more subcarriers, wherein frequency correlation exists between the subcarriers. The method includes: calculating a coarse channel estimate for each of the subcarriers, and calculating from the coarse channel estimates refined channel estimates for each of the subcarriers, wherein calculation of the refined channel estimates includes calculating the parameters of a Wiener Filter having a length of 2 L+1, where L is a positive integer, and filtering the coarse channel estimates with the Wiener Filter.
    Type: Grant
    Filed: August 29, 2008
    Date of Patent: August 21, 2012
    Assignee: STMicroelectronics S.r.l.
    Inventors: Edoardo Gallizio, Sandro Bellini, Alessandro Tomasoni
  • Patent number: 8248108
    Abstract: A comparator formed by first and second stages. The second stage is formed by a pair of output transistors connected between a power-supply line and respective output nodes; a pair of bias transistors, connected between a respective output node and a current source; a pair of memory elements, connected between the control terminals of the output transistors and opposite output nodes; and switches coupled between the control terminals of the respective output transistors and the respective output nodes. In an initial autozeroing step, the first stage stores its offset so as to generate an offset-free current signal. In a subsequent tracking step, the second stage receives the current signal and the memory elements store control voltages of the respective output transistors. In a subsequent evaluating step, the first stage is disconnected from the second stage and the memory elements receive the current signal and switch the first and the second output node depending on the current signal.
    Type: Grant
    Filed: March 18, 2010
    Date of Patent: August 21, 2012
    Assignee: STMicroelectronics S.r.l.
    Inventors: Manuel Santoro, Fabio Bottinelli
  • Patent number: 8248826
    Abstract: An embodiment of a power-supply controller comprises a switching-control circuit, an error amplifier, and a signal generator. The switching-control circuit is operable to control a switch coupled to a primary winding of a transformer, and the error amplifier has a first input node operable to receive a feedback signal, a second input node operable to receive a comparison signal, and an output node operable to provide a control signal to the switching-control circuit. The signal generator is operable to generate either the feedback signal or the comparison signal in response to a compensation signal that is isolated from a secondary winding of the transformer and that is proportional to a load current through a conductor disposed between the secondary winding and a load.
    Type: Grant
    Filed: March 23, 2011
    Date of Patent: August 21, 2012
    Assignee: STMicroelectronics S.r.l.
    Inventors: Salvatore Tumminaro, Salvatore Giombanco, Alfio Pasqua, Claudio Adragna
  • Patent number: 8250394
    Abstract: A system and method provide adaptive frequency scaling for predicting the load on a processing unit and dynamically changing its clock frequency while keeping the synchronization with other processing units. The amount of data in an input memory waiting to be processed is a good indicator of the current load and thus embodiments utilize the same concept for predicting the load on the processing unit. The frequency of operation is thus changed on the basis of the percentage of memory being occupied by its input data. Algorithms according to embodiments allow the processing unit to use the maximum possible clock frequency only when it is required and to run at some lower frequencies in low processing power requirements. Operating the circuit at low frequency helps in reducing power consumption.
    Type: Grant
    Filed: April 2, 2007
    Date of Patent: August 21, 2012
    Assignee: STMicroelectronics International N.V.
    Inventor: Parag Vijay Agrawal
  • Patent number: 8247313
    Abstract: A method for making a germanium-on-insulator layer from an SGOI substrate, including: a) depositing on the substrate a layer of a metallic element M capable of selectively forming a silicide, the layer being in contact with a silicon-germanium alloy layer; and b) a reaction between the alloy layer and the layer of a metallic element M, by which a stack of M silicide-germanium-insulator layers is obtained. Such a method may, for example, find application to production of electronic devices such as MOSFET transistors.
    Type: Grant
    Filed: February 7, 2008
    Date of Patent: August 21, 2012
    Assignees: Commissariat a l'Energie Atomique, STMicroelectronics (Crolles 2) SAS
    Inventors: Benjamin Vincent, Jean-Francois Damlencourt, Yves Morand
  • Patent number: 8249161
    Abstract: A video decoder receiving an encoded bit stream includes a header decoder which receives the encoded bit stream, a variable length decoder connected to the header decoder which receives the header decoded data, a quantizer and compensator connected to the variable length decoder, for, during backward decoding, performing inverse quantization, transformation and motion compensation of the variable length decoded data.
    Type: Grant
    Filed: September 28, 2006
    Date of Patent: August 21, 2012
    Assignee: STMicroelectronics International NV
    Inventors: Mahesh Narain Shukla, Dipti Rani Taur
  • Patent number: 8248287
    Abstract: For voltage interpolation amplifiers used in digital-to-analog converter architecture, the number of input differential pairs required by the voltage interpolation amplifier may be reduced such that an N-bit voltage interpolation amplifier comprises N+1 input differential pairs connected through a resistor attenuation network to provide a binary-weighted effective transconductance. In comparison to conventional voltage interpolation amplifier designs, the number of input differential pairs and power consumed by the circuit is significantly reduced, thereby creating a more area- and power-efficient voltage interpolation amplifier.
    Type: Grant
    Filed: December 10, 2010
    Date of Patent: August 21, 2012
    Assignee: STMicroelectronics R&D (Shanghai) Co., Ltd.
    Inventors: Jianhua Zhao, Reed Yang
  • Patent number: 8248325
    Abstract: A plurality of resistive paths are coupled in parallel to a common node. A high side driver is operable responsive to first control signals to selectively supply current to certain ones of the resistive paths. A low side driver, including a plurality of selectively actuated current sink paths, is provided to sink current from the common node. A control logic circuit actuates a current sink path within the low side driver for each resistive path that is selectively supplied current by the high side driver. A substantially constant low side voltage drop through these sink paths is provided regardless of the number of resistive paths that are supplied current by the high side driver. A switched high side and low side configuration operating in an analogous way is also disclosed.
    Type: Grant
    Filed: March 20, 2012
    Date of Patent: August 21, 2012
    Assignee: STMicroelectronics, Inc.
    Inventor: Eric Danstrom
  • Publication number: 20120210288
    Abstract: A package includes a die and at least one further die. The die has an interface configured to receive a transaction request from the further die via an interconnect and to transmit a response to the transaction request to said further die via the interconnect. The die also has mapping circuitry which is configured to allocate to the received transaction a local source identity information as source identity information, the local source identity information comprising one of a set of reusable local source identity information. This ensures the order of transactions tagged with a same original source identity and target and allows transactions tagged with different source identifiers to be processed out of order.
    Type: Application
    Filed: February 16, 2011
    Publication date: August 16, 2012
    Applicants: STMICROELECTRONICS (RESEARCH & DEVELOPMENT) LIMITED, STMICROELECTRONICS (GRENOBLE2) SAS
    Inventors: Ignazio Antonino URZI, Philippe D'AUDIGIER, Olivier SAUVAGE, Stuart RYAN, Andrew Michael JONES
  • Publication number: 20120205731
    Abstract: A CMOS single photon avalanche diode (SPAD) design uses conventional, or at least known, CMOS processes to produce a device having a breakdown region in which the main p-n junction is formed of a deep n-well layer, and optionally on the other side, a p-add layer. The SPAD may also have a guard ring region which comprises the p-epi layer without any implant. The SPAD may have curved or circular perimeters. A CMOS chip comprises SPADs as described and other NMOS devices all sharing the same deep n-well.
    Type: Application
    Filed: April 24, 2012
    Publication date: August 16, 2012
    Applicant: STMicroelectronics (Research & Development) Limited
    Inventors: Robert K. Henderson, Justin Richardson
  • Publication number: 20120208343
    Abstract: A method for manufacturing a micro-electro-mechanical device, which has supporting parts and operative parts, includes providing a first semiconductor wafer, having a first layer of semiconductor material and a second layer of semiconductor material arranged on top of the first layer, forming first supporting parts and first operative parts of the device in the second layer, forming temporary anchors in the first layer, and bonding the first wafer to a second wafer, with the second layer facing the second wafer. After bonding the first wafer and the second wafer together, second supporting parts and second operative parts of said device are formed in the first layer. The temporary anchors are removed from the first layer to free the operative parts formed therein.
    Type: Application
    Filed: April 26, 2012
    Publication date: August 16, 2012
    Applicant: STMICROELECTRONICS S.R.L.
    Inventors: Simone Sassolini, Mauro Marchi, Marco Del Sarto, Lorenzo Baldo
  • Publication number: 20120205522
    Abstract: A photodetector includes a photodiode and output circuitry coupled to the photodiode. The photodetector is configurable for operation in at least two modes. A first configurable mode operates the photodetector as an integrating sensor. In this first mode, a bias voltage across the photodiode is set below the breakdown voltage of the photodiode and the output circuitry is configured to read an analog integration output voltage from the photodiode. A second configurable mode operates the photodetector as a single photon avalanche detector. In this second mode, the bias voltage across the photodiode is set above the breakdown voltage of the photodiode and the output circuitry is configured to read an avalanche output voltage.
    Type: Application
    Filed: February 8, 2012
    Publication date: August 16, 2012
    Applicant: STMicroelectronics (Research & Development) Limited
    Inventors: Justin Richardson, Robert Henderson
  • Publication number: 20120206620
    Abstract: An image sensor includes a pixel array and an image sensor objective optical element. The element is formed by a lenslet array. Each lenslet in the array directs incoming radiation onto a different specific pixel or sub-array of pixels in the pixel array. The lenslets in the array are shaped such that fields of view of next-but-one neighboring ones of the lenslets (i.e., two lenslets spaced from each other by another lenslet) do not overlap until a certain object distance away from the lenslet array.
    Type: Application
    Filed: February 8, 2012
    Publication date: August 16, 2012
    Applicants: University of Heriot-Watt, STMicroelectronics (Research & Development) Limited
    Inventors: Ewan Findlay, James Downing, Andrew Murray, Lindsay Grant, Adam Caley
  • Publication number: 20120210093
    Abstract: A package includes a die and at least one further die. The die has an interface configured to receive a transaction request from the further die via an interconnect and to transmit a response to the transaction request to said further die via the interconnect. The die also has mapping circuitry which is configured to receive the transaction request including at least first source identity information, wherein the first source identity information is associated with a source of the transaction request on the further die. The mapping circuitry is configured to modify the transaction request to replace the first source identity information with local source identity information, wherein that local source identity information is associated with the mapping circuitry. The mapping circuitry is configured to modify the received transaction request to provide said first source identity information in a further field.
    Type: Application
    Filed: February 16, 2011
    Publication date: August 16, 2012
    Applicants: STMicroelectronics (Research & Develoment) Limited, STMICROELECTRONICS (GRENOBLE2) SAS
    Inventors: Ignazio Antonino URZI, Philippe D'AUDIGIER, Olivier SAUVAGE, Stuart RYAN, Andrew Michael JONES
  • Patent number: 8242761
    Abstract: A low-dropout linear regulator includes an error amplifier comprising a cascaded arrangement of a differential amplifier and a gain stage having interposed therebetween a frequency compensation network for a loading current to flow therethrough. The regulator includes a current limiter inserted the flow-path of the loading current for the compensation network to increase the slew rate of the output of the differential amplifier by dispensing with the capacitive load in the frequency compensation network during load transients in the regulator.
    Type: Grant
    Filed: November 18, 2009
    Date of Patent: August 14, 2012
    Assignee: STMicroelectronics Design and Application s.r.o.
    Inventor: Karel Napravnik
  • Patent number: 8242876
    Abstract: A trimmable resistor for use in an integrated circuit is trimmed using a heater. The heater is selectively coupled to a voltage source. The application of voltage to the heater causes the heater temperature to increase and produce heat. The heat permeates through a thermal separator to the trimmable resistor. The resistance of the trimmable resistor is permanently increased or decreased when the temperature of the resistor is increased to a value within a particular range of temperatures.
    Type: Grant
    Filed: September 17, 2009
    Date of Patent: August 14, 2012
    Assignees: STMicroelectronics, Inc., STMicroelectronics (Grenoble) SAS
    Inventors: Olivier Le Neel, Pascale Dumont-Girard, Chengyu Niu, Fuchao Wang, Michel Arnoux
  • Patent number: 8242845
    Abstract: A radiofrequency signal power amplification circuit may include a signal input for receiving the radiofrequency signal, an amplification stage coupled to the signal input and having at least one power transistor, a biasing stage for delivering a bias voltage to the amplification stage, and a processing stage. The processing stage may include a processing input coupled to the signal input, a processing output for delivering a bias current modulated at least in amplitude to the biasing stage, and an amplitude modulator coupled between the processing input and the processing output and configured to determine an envelope signal representative of the envelope of the radiofrequency signal, for modulating the amplitude of the envelope signal based on a variable voltage setpoint and for generating the amplitude-modulated bias current based on the modulated envelope signal.
    Type: Grant
    Filed: July 22, 2010
    Date of Patent: August 14, 2012
    Assignee: STMicroelectronics SA
    Inventors: Didier Belot, Laurent Leyssenne, Eric Kerherve, Yann Deval
  • Patent number: 8243856
    Abstract: A method and a circuit for detecting a binary state supported by an analog symbol, comprising sampling the symbol with a sampling signal based on a frequency having a period shorter than the duration of a symbol, selecting a number of significant samples smaller than the number of samples which would be obtained with a sampling of the symbol at said frequency, and deciding of the symbol state based on the selected samples.
    Type: Grant
    Filed: April 21, 2005
    Date of Patent: August 14, 2012
    Assignee: STMicroelectronics S.A.
    Inventors: Yveline Guilloux, Romain Palmade, Fabrice Romain, Sylvie Wuidart
  • Patent number: 8242748
    Abstract: A method and integrated circuit for preserving a battery's charge and protecting electrical devices is disclosed. A maximum and a minimum battery voltage value at the output port are stored in a memory. A steady state battery voltage at the output port is measured and stored in the memory. A processor compares the measured steady battery voltage value to the maximum and the minimum battery voltage values. If the measured steady state battery voltage value is greater than the maximum battery voltage value, an over voltage state is reported by the processor. If the measured steady state battery voltage value is less than the minimum battery voltage value, a low battery voltage state is reported by the processor.
    Type: Grant
    Filed: August 4, 2010
    Date of Patent: August 14, 2012
    Assignee: STMicroelectronics, Inc.
    Inventors: Gary J. Burlak, Marian Mirowski
  • Patent number: 8243195
    Abstract: A method for cadence detection in a sequence of video fields is based on at least a search for cadence patterns in a sequence of bits representative of the motion in at least a part of the field from one field to another in the field sequence. The signaling of field skip and/or field repeat commands as applied to the fields in the field sequence is considered during the cadence detection operation so as to field skips and repeats.
    Type: Grant
    Filed: June 11, 2007
    Date of Patent: August 14, 2012
    Assignee: STMicroelectronics S.A.
    Inventors: Frankie Eymard, Christophe Barnichon