Patents Assigned to STMicroelectronics
-
Publication number: 20120204034Abstract: A method for transmitting data between a first and a second point comprises the steps of transmitting data, from the first to the second point, together with a signature comprising bits of a first authentication code, and transmitting an acknowledgement, from the second to the first point. The length of the first authentication code is greater than the length of the signature and the first authentication code comprises hidden authentication bits. The acknowledgement is produced by using hidden authentication bits of a second authentication code presumed to be identical to the first, produced at the second point.Type: ApplicationFiled: April 18, 2012Publication date: August 9, 2012Applicant: STMICROELECTRONICS SAInventors: Albert Martinez, William Orlando
-
Publication number: 20120199947Abstract: A method for manufacturing a TiN/Ta2O5/TiN capacitor, including the steps of forming a Ta2O5 layer on a TiN support by a plasma-enhanced atomic layer deposition method, or PEALD; and submitting the obtained structure to an N2O plasma for a duration sufficient to oxidize the Ta2O5 layer without oxidizing the TiN support.Type: ApplicationFiled: February 2, 2012Publication date: August 9, 2012Applicant: STMicroelectronics (Crolles 2) SASInventor: Mickael Gros-Jean
-
Publication number: 20120200472Abstract: A first component (CMP1) is connected to the antenna (ANT) and to an impedance matching circuit (CAI) configurable on command and connected to the antenna, and in the absence of another component (CMP2) connected to the antenna, the impedance matching circuit is placed in a first configuration in which it forms with the first component and the antenna a resonant circuit having a first resonant frequency compatible with a carrier frequency. In the presence of a second component (CMP2) connected to the antenna, the impedance matching circuit is placed in a second configuration in which it forms with the first component, the second component and the antenna a resonant circuit having a second resonant frequency compatible with the carrier frequency.Type: ApplicationFiled: February 2, 2012Publication date: August 9, 2012Applicant: STMicroelectronics (Rousset) SASInventors: Alexandre TRAMONI, Pierre RIZZO
-
Patent number: 8239808Abstract: A process for shortest path routing in computer-aided designs (CAD) is performed using an incremental graph traversal technique. This technique searches the shortest path routing trees in a graph by path exploration limited only to an incremented search region thereby reducing run time complexity. Graph traversal begins in the incremented search region, and propagates successive changes thereafter.Type: GrantFiled: December 3, 2009Date of Patent: August 7, 2012Assignee: STMicroelectronics International N.V.Inventors: Himanshu Srivastava, Jyoti Malhotra
-
Patent number: 8239592Abstract: An integrated circuit for a smart card in accordance with an exemplary embodiment includes at least one data terminal for providing communications with a host device over a system bus and a processor configured to provide an attachment signal on the at least one data terminal for recognition by the host device. Further, the processor also cooperates with the host device to perform an enumeration based upon at least one default descriptor, and receive information from the host device regarding a system event. In addition, the processor is configured to remove the attachment signal from the at least one data terminal and thereafter again provide the attachment signal on the at least one data terminal based upon the information regarding the system event, and cooperate with the host device to perform a new enumeration based upon at least one alternate descriptor.Type: GrantFiled: October 24, 2011Date of Patent: August 7, 2012Assignee: STMicroelectronics, Inc.Inventor: Taylor J. Leaming
-
Patent number: 8237482Abstract: A circuit comprises a frequency divider coupled to receive an oscillating signal generated by an oscillator and a division ratio and configured to divide the oscillating signal by the division ratio into a clock signal; a temperature compensation circuit configured to measure a temperature of the oscillator and generate a division ratio to be provided to the frequency divider and a first value on the basis of the measured temperature; and a control system configured to control connection between a calibration element and the oscillator based on the first value and the oscillating signal of the oscillator.Type: GrantFiled: December 21, 2010Date of Patent: August 7, 2012Assignee: STMicroelectronics (Shenzen) R&D Co. Ltd.Inventor: Henry Ge
-
Patent number: 8239833Abstract: A method for controlling the execution of a program implementing successive operations, including, during program execution, comparing each operation with a pre-established list, and for each operation contained in the list, incrementing and memorizing a number of occurrences of this operation; and at the end of the program execution, comparing the number of occurrences of the current program execution for each operation with previously-stored ranges of numbers of occurrences assigned to each operation.Type: GrantFiled: June 25, 2004Date of Patent: August 7, 2012Assignee: STMicroelectronics S.A.Inventors: Yannick Teglia, Pierre-Yvan Liardet
-
Patent number: 8237483Abstract: A circuit for processing a clock signal including first and second clock edges of different polarities, the circuit including an inverter for inverting a first clock edge to generate an inverted first clock edge and inverting a second clock edge to generate an inverted second clock edge; a first pass gate for receiving the inverted clock edge and outputting a first trigger signal of a first polarity; and a second pass gate for receiving the second clock edge and outputting a second trigger signal of the first polarity, wherein the second pass gate is controlled to open responsive to the inverted second clock edge; whereby the delay between the first clock edge and the first trigger signal is substantially equal to the delay between the second clock edge and second trigger signal.Type: GrantFiled: December 30, 2010Date of Patent: August 7, 2012Assignee: STMicroelectronics International N.V.Inventors: Nitin Gupta, Nitin Jain
-
Patent number: 8239660Abstract: A high speed processor. The processor includes terminals that each execute a subset of the instruction set. In at least one of the terminals, the instructions are executed in an order determined by data flow. Instructions are loaded into the terminal in pages. A notation is made when an operand for an instruction is generated by another instruction. When operands for an instruction are available, that instruction is a “ready” instruction. A ready instruction is selected in each cycle and executed. To allow data to be transmitted between terminals, each terminal is provided with a receive station, such that data generated in one terminal may be transmitted to another terminal for use as an operand in that terminal. In one embodiment, one terminal is an arithmetic terminal, executing arithmetic operations such as addition, multiplication and division. The processor has a second terminal, which contains functional logic to execute all other instructions in the instruction set.Type: GrantFiled: March 26, 2010Date of Patent: August 7, 2012Assignee: STMicroelectronics Inc.Inventor: Stefano Cervini
-
Patent number: 8237596Abstract: For high resolution resistor string DACs, a resistor string is placed in an array of columns and rows, each resistor tap is connected to a switch network, and a decoder is used to select switches to be closed such that sub-DAC voltage comes from the resistor taps connected to the selected switches. The voltages from each row of the resistor string are fed into a multiplexer, wherein the multiplexer produces an output voltage. A method and apparatus are disclosed for implementing the reflective nature of Gray code to design a DAC such that all the switches in a column of the resistor string may be controlled with only one control signal, thereby reducing extra routing costs, surface area, and dynamic power consumed by the circuit.Type: GrantFiled: December 9, 2010Date of Patent: August 7, 2012Assignee: STMicroelectronics R&D (Shanghai) Co., Ltd.Inventors: Jianhua Zhao, Yuan Yuan, Yuxing Zhang
-
Patent number: 8237229Abstract: Methods and apparatus of integrating a buried-channel PMOS into a BiCMOS process. The apparatus comprises at least one bipolar transistor and at least one MOS device coupled to the at least one bipolar transistor, such that a gate of the at least one MOS device may be coupled to an emitter of the at least one bipolar transistor. The MOS device comprises a buried channel having mobility means, such as strained silicon for promoting hole mobility in the buried channel, and confinement means, such as a cap layer disposed proximate to the buried channel for limiting leakage of holes from the buried channel. The apparatus may be formed by exposing a substrate in a PMOS, forming a SiGe layer on the substrate, forming an oxide layer on the SiGe layer, masking the PMOS, and removing at least some of the oxide and at least some of the SiGe layer.Type: GrantFiled: May 22, 2008Date of Patent: August 7, 2012Assignee: STMicroelectronics Inc.Inventor: Prasanna Khare
-
Patent number: 8238502Abstract: A communication system includes first and second independently clocked devices, comprising, for each device, a transmitter and a receiver connected to each other in a crossed way in correspondence of an inter-chip communication channel. The communication system further comprises a synchronizer in turn including at least a first and a second synchronization block, having respective input terminals connected to the receivers and respective output terminals connected to the transmitters and comprising at least: a test pattern generator that generates a programmable test pattern signal; a pattern detector to check a matching between stored and received test pattern signals and thus lock corresponding clock phases of the synchronization blocks in case of positive result of this check; and a delay block able to change the clock phases until a synchronized condition of the synchronization blocks is verified, this synchronized condition corresponding to a matching between stored and received test pattern signals.Type: GrantFiled: December 29, 2008Date of Patent: August 7, 2012Assignee: STMicroelectronics S.r.l.Inventors: Luca Magagni, Luca Ciccarelli, Alberto Fazzi, Roberto Canegallo, Roberto Guerrieri
-
Patent number: 8237866Abstract: A system, apparatus and method are disclosed for separating a current frame of a composite video signal into a luminance signal and a chroma signal. A relative chroma correlation value is generated using a plurality of lines of the current frame. A weighted sum of inter-line pixel differences of the current frame is generated using the relative chroma correlation value. A frame difference signal is generated by subtracting a previous frame of the composite video signal from the current frame. A detected motion signal is generated that corresponds to motion detected in the current frame. The weighted sum of inter-line pixel differences, the frame difference signal, and the detected motion signal are combined to generate the chroma signal. The chroma signal is subtracted from the current frame to generate the luminance signal.Type: GrantFiled: December 2, 2009Date of Patent: August 7, 2012Assignee: STMicroelectronics, Inc.Inventor: Patricia Chiang Wei Yin
-
Patent number: 8237376Abstract: A method and a circuit may have an ability to provide constant currents of a certain set value, the rising and falling edges of which may be shorter than the design minimum on-phase. Essentially, these results may be obtained by keeping an operational amplifier that controls the output power switch in an active state during off-phases of an impulsive drive signal received by the current source circuit in order to maintain the output voltage of the operational amplifier at or just below the voltage to be applied to the control terminal of the output power switch during a successive on-phase of a received drive pulse signal.Type: GrantFiled: March 19, 2010Date of Patent: August 7, 2012Assignee: STMicroelectronics S.R.L.Inventor: Pasquale Franco
-
Patent number: 8238495Abstract: A method includes a main interference reduction mode for reducing the interference generated by a wideband device toward a narrowband device. The main interference reduction mode is performed within the wideband device and includes at least one of detecting an emission from and a reception performed by the narrowband device. A group of at least one sub-carrier having frequencies interfering with frequencies used by the narrowband device is determined from the detection step. The bits of the punctured stream that correspond to the information carried by the interfering sub-carriers of the group are determined and processed so that the processed bits are mapped into a reference symbol having an amplitude within a threshold of zero.Type: GrantFiled: June 26, 2006Date of Patent: August 7, 2012Assignee: STMicroelectronics SAInventor: Friedbert Berens
-
Publication number: 20120193755Abstract: In a copper-based metallization system of a semiconductor device the contact pad, such as a bond pad, is formed on the basis of two lithography steps by depositing the cap metal layer stack directly on any exposed copper surface areas of the last metallization layer. After patterning of the cap layer stack therefore reliable confinement of any exposed metal region is accomplished on the basis of a conductive barrier material, while the actual passivation materials are formed and patterned subsequently, thereby avoiding any negative influence on these materials, as may be the case in some conventional approaches. Moreover, superior mechanical integrity of the contact pad in combination with superior electrical performance of any metal region in the last metallization layer is achieved.Type: ApplicationFiled: January 17, 2012Publication date: August 2, 2012Applicant: STMICROELECTRONICS S.R.L.Inventor: Alessandro Dundulachi
-
Publication number: 20120194479Abstract: An input device for an electronic device includes a proximity detector and a light source. The light source transmits light to a sensing area, which is reflected back to the proximity detector in the presence of an object in the vicinity of the sensing area, such that the proximity detector can produce an output indicative of a distance of the object from the proximity detector to give rise to a control signal for controlling the device.Type: ApplicationFiled: November 29, 2011Publication date: August 2, 2012Applicant: STMicroelectronics (Research & Development) LimitedInventors: Laurence STARK, William Halliday
-
Publication number: 20120195095Abstract: A method for non-destructive reading of logic data stored in a memory includes applying to a first wordline a reading voltage so as not to cause a variation of the stable state of polarization of a layer of ferroelectric material, and generating a difference of potential between first and second bitlines. An output current is generated comparing the output current with a plurality of comparison values, and determining the logic value of the logic data to be read on the basis of the comparison.Type: ApplicationFiled: January 31, 2012Publication date: August 2, 2012Applicant: STMicroelectronics S.r.IInventors: Antonio Maria Scalia, Maurizio Greco
-
Publication number: 20120194293Abstract: A directional dual distributed coupler including: a first conductive line between first and second ports, intended to convey a signal to be transmitted in a first frequency band; a second conductive line coupled to the first one; a third conductive line between third and fourth ports, intended to convey a signal to be transmitted in a greater frequency band than the first one; a fourth conductive line coupled to the third one; and at least one diplexer connecting, on the side of the second and fourth ports, the respective ends of the second and fourth lines to a fifth port.Type: ApplicationFiled: September 27, 2010Publication date: August 2, 2012Applicant: STMicroelectronics (Tours) SASInventors: François Dupont, Benoît Bonnet, Sylvain Charley
-
Publication number: 20120198291Abstract: A system and method of sharing testing components for multiple embedded memories and the memory system incorporating the same. The memory system includes multiple test controllers, multiple interface devices, a main controller, and a serial interface. The main controller is used for initializing testing of each of the dissimilar memory groups using a serial interface and local test controllers. The memory system results in reduced routing congestion and faster testing of plurality of dissimilar memories. The present disclosure further provides a programmable shared built in self testing (BIST) architecture utilizing globally asynchronous and locally synchronous (GALS) methodology for testing multiple memories. The built in self test (BIST) architecture includes a programmable master controller, multiple memory wrappers, and an interface. The interface can be a globally asynchronous and locally synchronous (GALS) interface.Type: ApplicationFiled: January 30, 2012Publication date: August 2, 2012Applicant: STMICROELECTRONICS PVT. LTD.Inventors: Prashant Dubey, Akhil Garg, Sravan Kumar Bhaskarani