Patents Assigned to Texas Instruments
-
Patent number: 10491097Abstract: An apparatus is disclosed for improving zero voltage switching (“ZVS”) of a converter circuit such as an active clamp flyback converter. The apparatus includes a first timing circuit acting as the TD(L-H) optimizer, which uses the zero-crossing of the auxiliary winding voltage directly to adaptively vary the dead time. A second timing circuit acting as the TD(H-L) optimizer adaptively varies the dead time with a simple piece-wide linear function as an approximation of the complex optimal equation. A third timing circuit acting as the TDM optimizer contains a charge-pump circuit that adaptively adjusts the ON time of the clamp switch based on the zero-voltage detection of switching node voltage and feed-forwards the input voltage signal to enhance tuning speed so that the correct amount of negative magnetizing current is generated to improve zero voltage switching.Type: GrantFiled: April 3, 2018Date of Patent: November 26, 2019Assignee: Texas Instruments IncorporatedInventors: Pei-Hsin Liu, Richard Lee Valley
-
Patent number: 10491265Abstract: A radio communications device includes a RTC configured to run even during sleep for receiving from a coordinator node (CN) in an asynchronous channel hopping WPAN an asynchronous hopping sequence (AHS) frame that includes the CN's hopping sequence. A processor implements a stored sleepy device operation in asynchronous channel hopping networks algorithm. The algorithm is for determining a time stamp for the AHS frame and the CN's initial timing position within the hopping sequence, storing the time stamp, going to sleep and upon waking up changing a frequency band of its receive (Rx) channel to an updated fixed channel. A data request command frame is transmitted by the device on the CN's listening channel that is calculated from the CN's hopping sequence, time stamp, CN's initial timing position and current time, and the device receives an ACK frame transmitted by the CN at the updated fixed channel of Rx operation.Type: GrantFiled: October 24, 2016Date of Patent: November 26, 2019Assignee: Texas Instruments IncorporatedInventors: Kumaran Vijayasankar, Robert Liang, Jyothsna Kunduru, Kwang Seop Eom
-
Patent number: 10490515Abstract: An assembly (101) comprising a semiconductor device (110) with solderable bumps (112); a substrate (120) with a layer (130) of a first insulating compound and an underlying metal layer (140) patterned in contact pads (141) and connecting traces (142), the insulating layer having openings (132) to expose the surface (142a) and sidewalls (142b) of underlying traces; the device bumps soldered onto the contact pads, establishing a gap (150) between device and top insulating layer; and a second insulating compound (160) cohesively filling the gap and the second openings, thereby touching the underlying traces, the second insulating compound having a higher glass transition temperature, a higher modulus, and a lower coefficient of thermal expansion than the first insulating compound.Type: GrantFiled: May 30, 2019Date of Patent: November 26, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Jaimal M. Williamson, Nima Shahidi, Jose Carlos Arroyo
-
Patent number: 10491915Abstract: In response to a stereoscopic image of first and second views, a maximum positive disparity is computed between the first and second views, and a minimum negative disparity is computed between the first and second views. Within a bit stream, at least the stereoscopic image, the maximum positive disparity, and the minimum negative disparity are encoded.Type: GrantFiled: June 25, 2012Date of Patent: November 26, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Veeramanikandan Raju, Wei Hong, Minhua Zhou
-
Patent number: 10489332Abstract: A system includes a non-programmable bus master. The non-programmable bus master includes a memory protection unit (MPU) to operate in a first configuration with a first set of access permissions and a second configuration with a second set of access permissions, and hardware logic. The hardware logic executes a first task and a second task. The tasks generate transactions and the hardware logic switches between executing the first and second tasks. The hardware logic also causes the MPU to operate in the first configuration when the hardware logic executes the first task and causes the MPU to operate in the second configuration when the hardware logic executes the second task.Type: GrantFiled: August 30, 2013Date of Patent: November 26, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Balatripura Sodemma Chavali, Karl Friedrich Greb, Rajeev Suvarna
-
Patent number: 10489538Abstract: Disclosed examples include methods for verifying mixed-signal circuit design, in which an executable specification file is generated including integration abstractions that represent an intended integration of ports and digital circuit blocks of the mixed-signal design, a formal properties file is automatically generated from the executable specification file, an analog circuit component of the mixed-signal circuit design is modeled as a digital circuit component in a model file, at least one analog circuit block of the mixed-signal circuit design is modeled as one or more ports in the model file, and correspondence of connections of the formal properties file and the model file is verified with the mixed-signal circuit design to generate a coverage report file.Type: GrantFiled: October 25, 2016Date of Patent: November 26, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventor: Sudhakar Surendran
-
Patent number: 10491222Abstract: A phase-locked loop (PLL) includes a selection circuit including a plurality of inputs, each input to receive a separate reference clock. A programmable reference clock divider divides down the reference clock selected by the selection circuit to generate a divided down reference clock. A feedback clock divider divides down an output clock from the PLL to generate a feedback clock. A time-to-digital converter (TDC) generates a digital output value based on a phase difference between the divided down reference clock and the feedback clock. A circuit including a finite state machine, causes, responsive to an indication to change reference clocks, the reference clock divider and the feedback clock divider to be held in a reset state, the divide ratio of the reference clock divider to be modified, and then to release the reset state.Type: GrantFiled: December 20, 2018Date of Patent: November 26, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Sinjeet Dhanvantray Parekh, Eric Paul Lindgren, Christopher Andrew Schell, Jayawardan Janardhanan
-
Patent number: 10490673Abstract: A microelectronic device includes a gated graphene component. The gated graphene component has a graphitic layer containing one or more layers of graphene. The graphitic layer has a channel region, a first contact region adjacent to the channel region and a second contact region adjacent to the channel region. A patterned hexagonal boron nitride (hBN) layer is disposed on the graphitic layer above the channel region. A gate is located over the patterned hBN layer above the channel region. A first connection is disposed on the graphitic layer in the first contact region, and a second connection is disposed on the graphitic layer in the second contact region. The patterned hBN layer does not extend completely under the first connection or under the second connection. A method of forming the gated graphene component in the microelectronic device is disclosed.Type: GrantFiled: March 2, 2018Date of Patent: November 26, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Archana Venugopal, Luigi Colombo
-
Patent number: 10490975Abstract: A damping circuit having an input terminal and an output terminal is described. The damping circuit comprises a driver having an input and an output; an RC circuit coupled between the input terminal and the output; and a resistor coupled between the output and the output terminal, wherein the RC circuit delays passing a signal from the output terminal to the input terminal and a low impedance associated with the driver generally reduces ringing.Type: GrantFiled: September 22, 2015Date of Patent: November 26, 2019Assignee: Texas Instruments IncorporatedInventors: Douglas Warren Dean, Craig Matthew Brannon
-
Patent number: 10489206Abstract: A data processing device is provided that includes a plurality of hardware data processing nodes, wherein each hardware data processing node is configured to execute a task, and a hardware thread scheduler coupled to the plurality of hardware data processing nodes, the hardware thread scheduler configurable to concurrently execute a first thread of tasks and a second thread of tasks on the plurality of hardware data processing nodes.Type: GrantFiled: December 30, 2016Date of Patent: November 26, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Hetul Sanghvi, Niraj Nandan, Mihir Narendra Mody, Kedar Satish Chitnis
-
Patent number: 10490547Abstract: An integrated circuit (IC) includes a substrate having a semiconductor surface layer, at least one capacitor above the semiconductor surface layer including a bottom plate, a capacitor dielectric over the bottom plate, and a top plate over the capacitor dielectric, functional circuitry in the semiconductor surface layer includes a core region having transistors configured together with the capacitor for realizing at least one circuit function. Electrically conductive metal filled contacts are through the dielectric layer that contact the top plate, the bottom plate, and the core region, including a first filled contact hole having a first depth and a first width that reach the top capacitor plate, and second filled contact hole having a second depth and a second width that reach the core region. The second depth is deeper than the first depth, and the first width is at least ten (10) % larger than the second width.Type: GrantFiled: August 3, 2018Date of Patent: November 26, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Abbas Ali, Guruvayurappan Mathur, Poornika Fernandes
-
Patent number: 10488448Abstract: An electric energy meter for a poly-phase electricity network includes a power transformer having a primary side and a secondary side, a first analog front end (AFE) unit is coupled to the secondary side of the power transformer, and a microcontroller coupled to the primary side of the power transformer. The first AFE unit is to be coupled to a first phase of the poly-phase electricity network. The microcontroller is configured to transmit a digitized request signal to, and to receive a measurement signal from, the first AFE unit via the power transformer. More specifically, the first AFE unit, upon receiving the digitized request signal, is to extract information from the digitized request signal.Type: GrantFiled: November 8, 2018Date of Patent: November 26, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Rujun Ji, Cong Deng
-
Patent number: 10488462Abstract: The disclosure describes a novel method and apparatus for providing expected data, mask data, and control signals to scan test architectures within a device using the falling edge of a test/scan clock. The signals are provided on device leads that are also used to provide signals to scan test architectures using the rising edge of the test/scan clock. According to the disclosure, device test leads serve to input different test signals on the rising and falling edge of the test/scan clock which reduces the number of interconnects between a tester and the device under test.Type: GrantFiled: October 3, 2018Date of Patent: November 26, 2019Assignee: Texas Instruments IncorporatedInventor: Lee D. Whetsel
-
Patent number: 10490448Abstract: A method of fabricating an integrated circuit (IC) chip is disclosed. The method starts with opening a window on a first surface of the IC chip through a passivation overcoat to expose the copper metallization layer. The window has sidewalls and a bottom that is adjacent the copper metallization layer. The method continues with depositing a barrier conductive stack on the passivation overcoat and exposed portions of the copper metallization layer, then depositing a sacrificial conductive stack on the barrier conductive stack. The sacrificial conductive stack has a thickness between 50 ? and 500 ?. The first surface of the semiconductor chip is polished to remove the sacrificial conductive stack and the barrier conductive stack from the surface of the passivation overcoat.Type: GrantFiled: December 29, 2017Date of Patent: November 26, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventor: Manoj K. Jain
-
Patent number: 10491234Abstract: A system includes a central processing unit (CPU) core, and a pulse width modulator (PWM) controller configured to generate a PWM control signal having a PWM cycle. The system also includes an analog-to-digital converter (ADC), an accumulator, a sum register, and an oversampling register set. The oversampling register set is configurable by the CPU core to specify time points during each PWM cycle when the ADC is to convert an analog signal to a digital sample to produce a plurality of digital samples. The time spacing between consecutive digital samples varies among the specified time points. The accumulator accumulates digital samples from the ADC and stores an accumulated sum in the sum register. The CPU core reads the accumulated sum from the sum register, and can use the accumulated sum to calculate a metric (e.g., an average) of the digital samples.Type: GrantFiled: November 26, 2018Date of Patent: November 26, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Manish Bhardwaj, Devin Allen Cottier, David Peter Foley
-
Patent number: 10491204Abstract: A monitoring circuit is implemented for comparing a sampled voltage taken from a selected sampling capacitor and a reference voltage from a voltage buffer. The voltage buffer is configurable according to programming provided to a programmable logic controller, PLC. Comparisons may be made on a periodic basis, such as a time-division multiplexed basis, in connection with register settings in the PLC.Type: GrantFiled: July 26, 2018Date of Patent: November 26, 2019Assignee: Texas Instruments IncorporatedInventors: Bradford Lawrence Hunter, Timothy F. Murphy
-
Patent number: 10481206Abstract: A system that can include a computing device, upon implementing a host test program, can be configured to generate compiled host test instructions based on a non-host test program code that has been prepared in accordance with performance characteristics of a non-host automatic test equipment (ATE) and based on calibration data and/or offset data associated with a host ATE. The system can further include a hardware adapter that can be configured to generate non-host test signals based on host test signals generated by a host ATE and with substantially similar characteristics as test signals generated by the non-host ATE, wherein the host test signals are generated by the host ATE based on the compiled host test instructions.Type: GrantFiled: September 8, 2016Date of Patent: November 19, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Ramana Tadepalli, Robert Gabriel Almendarez
-
Patent number: 10481242Abstract: This invention is present an iterative method for joint antenna array calibration and direction of arrival estimation using millimeter-wave (mm-Wave) radar. The calibration compensates for array coupling, phase, and gain errors and does not require any training data. This method is well suited for applications where multiple antenna elements are packaged in a chip and where offline calibration is either expensive or is not possible. This invention is also effective when the array coupling is a function of direction of arriving waves from the object. It is also applicable to any two-dimensional array shape. Real experiment results demonstrate the viability of the algorithm using real data collected from a four-element array.Type: GrantFiled: May 3, 2016Date of Patent: November 19, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Muhammad Zubair Ikram, Murtaza Ali
-
Patent number: 10485019Abstract: Embodiments of the invention are directed to a method for operating a mobile device including establishing a connection to a first base station designated as a PCell and establishing a connection to a second base station designated as a SCell. When the mobile device receives PDSCH from a TDD SCell in a subframe n, it transmits a HARQ ACK to an FDD PCell in subframe n+4. When the mobile device receives PDSCH in a downlink subframe from an FDD SCell, it transmits a HARQ ACK corresponding to the PDSCH to a TDD PCell in a selected uplink subframe. The selected uplink subframe may be the first valid uplink subframe following the downlink subframe. For example, where the downlink subframe carrying the PDSCH is subframe n, and the selected uplink subframe is subframe n+k, where k?4.Type: GrantFiled: July 10, 2017Date of Patent: November 19, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventor: Anthony Edet Ekpenyong
-
Patent number: 10481187Abstract: A method of frequency estimation. A clock output from a frequency synthesizer is received at an input of a ring encoder. The ring encoder generates outputs including a ring encoder output clock and an encoded output which represents LSBs of a clock cycle count of the clock output. A binary counter is run using the ring encoder output clock which provides an output count which represents MSBs of the clock cycle count. Using a reference clock, the encoded output is sampled to provide a sampled encoded output and the output count is sampled to provide a sampled output count. Error correcting is applied to the sampled encoded output to provide a corrected sampled encoded output. The corrected sampled encoded output and sampled output count are combined to provide a combined output which is used for estimating an instantaneous or average frequency of the clock output.Type: GrantFiled: December 31, 2014Date of Patent: November 19, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Tom Altus, Karthik Subburaj, Sreekiran Samala, Raghu Ganesan