Patents Assigned to Texas Instruments
-
Patent number: 10469066Abstract: A system includes a trickle charge control circuit coupled to a charge pump and a motor driver circuit. The trickle charge control circuit is configured to sense a voltage at a bootstrap capacitor voltage node (VBST) of the motor driver circuit; as a result of the voltage at VBST being greater than a voltage at an input voltage node (VIN), couple a charge pump voltage node (VCP) to VBST of the motor driver circuit, where a voltage at VCP is greater than the voltage at VIN; and as a result of the voltage at VBST being less than the voltage at VIN, decouple VCP from the charge pump from VBST of the motor driver circuit.Type: GrantFiled: July 27, 2018Date of Patent: November 5, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventor: Krishnamurthy Ganapathi Shankar
-
Patent number: 10468987Abstract: Timing circuitry causes: a first closed signal on a first switch control output before a signal on a second switch control output changes from a second closed signal to a first open signal; the first switch control output to provide a second open signal after a first selected time after the second switch control output changes from the second closed signal to the first open signal; and a third switch control output to provide a third closed signal a second selected time after the first switch control output changes from the first closed signal to a third open signal. A beginning of the first closed signal to a beginning of the first open signal is based on a later of: a current through a switch connected to the second switch control output exceeding a threshold current; and a clocked time after the beginning of the first closed signal.Type: GrantFiled: January 7, 2019Date of Patent: November 5, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Thomas Matthew LaBella, Michael G. Amaro, Jeffrey Anthony Morroni
-
Patent number: 10466286Abstract: A system includes a controller, a node connected to one side of a capacitance, the controller configured to measure the capacitance by measuring a time for a voltage across the capacitance to reach a predetermined reference voltage, and the controller causing the time period for capacitance measurements to vary even when the capacitance is constant.Type: GrantFiled: December 18, 2017Date of Patent: November 5, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Krishnasawamy Nagaraj, Paul Kimelman, Abhijit Kumar Das
-
Patent number: 10467765Abstract: A computer vision system is provided that includes an image generation device configured to generate consecutive two dimensional (2D) images of a scene, and a dense optical flow engine (DOFE) configured to determine a dense optical flow map for pairs of the consecutive 2D images, wherein, for a pair of consecutive 2D images, the DOFE is configured to perform a predictor based correspondence search for each paxel in a current image of the pair of consecutive 2D images, wherein, for an anchor pixel in each paxel, the predictor based correspondence search evaluates a plurality of predictors to select a best matching pixel in a reference image of the pair of consecutive 2D images, and determine optical flow vectors for each pixel in a paxel based on the best matching pixel selected for the anchor pixel of the paxel.Type: GrantFiled: June 29, 2017Date of Patent: November 5, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Hetul Sanghvi, Mihir Narendra Mody, Niraj Nandan, Anish Reghunath, Michael Peter Lachmayr
-
Patent number: 10469828Abstract: Disclosed examples include three-dimensional imaging systems and methods to reconstruct a three-dimensional scene from first and second image data sets obtained from a single camera at first and second times, including computing feature point correspondences between the image data sets, computing an essential matrix that characterizes relative positions of the camera at the first and second times, computing pairs of first and second projective transforms that individually correspond to regions of interest that exclude an epipole of the captured scene, as well as computing first and second rectified image data sets in which the feature point correspondences are aligned on a spatial axis by respectively applying the corresponding first and second projective transforms to corresponding portions of the first and second image data sets, and computing disparity values of a stereo disparity map according to the rectified image data sets to construct.Type: GrantFiled: July 6, 2016Date of Patent: November 5, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Martin Fritz Mueller, Aziz Umit Batur
-
Patent number: 10469073Abstract: Aspects of the present disclosure provide for a circuit, comprising a first node configured to couple to a first current source and a second current source. The circuit also comprises a first filter configured to couple between a voltage supply and the first node, the first filter being a first dynamically controllable current filter. The circuit further comprises a current mirror coupled between the first node and a second node configured to couple to a third current source and a fourth current source. The circuit additionally comprises a second filter configured to couple between the second node and a ground node, the second filter being a second dynamically controllable current filter.Type: GrantFiled: July 27, 2018Date of Patent: November 5, 2019Assignee: Texas Instruments IncorporatedInventors: Erhan Ozalevli, Mustapha El Markhi, Rohit Bhan
-
Patent number: 10468324Abstract: A microelectronic device includes a heat spreader layer on an electrode of a component and a metal interconnect on the heat spreader layer. The heat spreader layer is disposed above a top surface of a substrate of the semiconductor device. The heat spreader layer is 100 nanometers to 3 microns thick, has an in-plane thermal conductivity of at least 150 watts/meter-° K, and an electrical resistivity less than 100 micro-ohm-centimeters.Type: GrantFiled: June 16, 2016Date of Patent: November 5, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Archana Venugopal, Marie Denison, Luigi Colombo, Sameer Pendharkar
-
Patent number: 10467217Abstract: A system includes a first storage, a second storage, and a processor. The first storage is configured to store a Cuckoo hash table which includes a plurality of locations. The second storage is configured to store a graph including a plurality of nodes. The processor coupled to the first storage and the second storage is configured to map each of the locations in the Cuckoo hash table to each of the nodes in the graph, and to determine whether a first entry to be added to a first location in the Cuckoo hash table creates a loop in the graph by executing a filter module. More particularly, the processor is to execute the filter module by detecting a presence of the loop before the first entry to occupy the first location in the Cuckoo hash table, the first location associated with a node, in the graph, occupied by a second entry.Type: GrantFiled: March 19, 2014Date of Patent: November 5, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventor: Patrick William Bosshart
-
Patent number: 10469099Abstract: A method includes receiving multiple bits to be transmitted. The method also includes applying a first binary alphabet polar code to a first subset of the multiple bits to generate first encoded bits. The first encoded bits are associated with a first bit level of a multilevel coding scheme. The method further includes generating one or more symbols using the first encoded bits and bits associated with a second bit level of the multilevel coding scheme. The first binary alphabet polar code is associated with a first coding rate. In addition, the method could include applying a second binary alphabet polar code to a second subset of the multiple bits to generate second encoded bits. The second encoded bits are associated with the second bit level. The second binary alphabet polar code is associated with a second coding rate such that the bit levels have substantially equal error rates.Type: GrantFiled: October 5, 2018Date of Patent: November 5, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Corina Ioana Ionita, June Chul Roh, Mohamed F. Mansour, Srinath Hosur
-
Patent number: 10468988Abstract: In a described example, an apparatus includes a first switch coupled between a terminal for receiving an input voltage and a top plate node, and having a first control terminal; a second switch coupled between the top plate node and a switching node, and having a second control terminal; a third switch coupled between the switching node and a bottom plate node and having a third control terminal; a fourth switch coupled between the bottom plate node and a ground terminal, and having a fourth control terminal; a flying capacitor coupled between the top plate node and the bottom plate node; a fifth switch coupled between the top plate node and an auxiliary node; a sixth switch coupled between the auxiliary node and the bottom plate node; and an auxiliary capacitor coupled between the auxiliary control terminal and a ground terminal.Type: GrantFiled: August 8, 2018Date of Patent: November 5, 2019Assignee: Texas Instruments IncorporatedInventors: Kevin Scoones, Orlando Lazaro, Alvaro Aguilar, Jeffrey Anthony Morroni, Reza Sharifi, Saurav Bandyopadhyay
-
Patent number: 10466597Abstract: Methods and apparatus to control grayscale lithography are disclosed. A disclosed example apparatus for adjusting a grayscale lithography process includes an optical measurement device to optically measure portions of a patterned wafer, and a processor to calculate a profile based on the measured portions, and to determine an adjustment of the grayscale lithography process based on the calculated profile. The disclosed apparatus also includes an adjuster to control the grayscale lithography process based on the adjustment.Type: GrantFiled: November 1, 2017Date of Patent: November 5, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Lucius M. Sherwin, Song Zheng, Chris Murray Beard, Noppawan Boorananut
-
Patent number: 10462564Abstract: An audio accessory key detection system (40) includes a host circuit (2-3) coupled to communicate via a microphone line (7) with an accessory circuit (3-3) in either a MSFT mode or a digital communication mode. Depletion mode transistors (44-1,2,3) in the accessory circuit are coupled between keys (15-1,2,3) of the accessory circuit, respectively. The depletion mode transistors are allowed to remain conductive for MSFT mode operation. For digital communications mode operation, the host circuit sends a command via the microphone line to a key detector and controller circuit (29A) in the accessory circuit. In response, a voltage is generated to turn the depletion mode transistors off so as to allow digital communications mode operation between the accessory circuit and the host circuit.Type: GrantFiled: September 27, 2016Date of Patent: October 29, 2019Assignee: Texas Instruments IncorporatedInventors: Ball Fan, Wenpang David Wang, Christopher Michael Graves
-
Patent number: 10458612Abstract: An illumination apparatus is provided that includes a yellow phosphor converter to receive a blue laser light beam and to convert a portion of the blue laser light beam to yellow light, a dichroic mirror optically coupled to the yellow phosphor converter to receive the phosphor-emitted light beam and to filter the phosphor-emitted light beam to provide a dichroic-filtered light beam, the dichroic mirror configured to pass yellow light and to reflect at least some blue light, and a blue light source optically coupled to the dichroic mirror to provide a blue light beam, the dichroic mirror configured to reflect the blue light beam in a same direction as the dichroic-filtered light beam.Type: GrantFiled: December 21, 2017Date of Patent: October 29, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventor: Vikrant R. Bhakta
-
Patent number: 10459030Abstract: An integrated circuit (IC) is provided with functional logic having a plurality of internal signal lines and test logic. The test logic has a plurality of inputs coupled to the plurality of internal signal lines and with an output coupled to a first external pin of the integrated circuit. The test logic includes a buffer, and the test logic is configured to selectively couple each of the signals received on the plurality of signal lines either directly or via the buffer to the first external pin of the IC. The test logic is configured to selectively couple a signal received on a second external pin of the IC either directly or via the buffer to the first external pin of the IC in order to calibrate the buffer.Type: GrantFiled: October 19, 2017Date of Patent: October 29, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Kushal D Murthy, Manish Parmar, Preetam Tadeparthy, Muthusubramanian Venkateswaran
-
Patent number: 10461629Abstract: Apparatus and systems and articles of manufacture are disclosed to provide adaptive leakage compensation for powertrains. An example apparatus comprising a first current path including a first transistor and a second transistor; a second current path including a third transistor and a fourth transistor; and a current mirror including a fifth transistor and a sixth transistor, wherein a first ratio exists between the first transistor and the third transistor, a second ratio exists between the second transistor and the fourth transistor, and a third ratio exists between the fifth transistor and the sixth transistor, the third ratio greater than or equal to the second ratio, the second ratio greater than or equal to the first ratio.Type: GrantFiled: September 12, 2018Date of Patent: October 29, 2019Assignee: Texas Instruments IncorporatedInventors: Markus Georg Rommel, Konrad Wagensohner, Rebecca Grancaric, Michael Uwe Schlenker
-
Patent number: 10460821Abstract: A built-in self-test (BIST) parallel memory test architecture for an integrated circuit, such as a system-on-a-chip (SoC), is disclosed. A BIST controller generates a test data pattern for memories of a common memory type, with this test data pattern forwarded to the memories, with pipeline delay stages inserted in the data path according to the operational speed of the memory in its normal operation. The expected data response of these memories, when read, and corresponding to this test data pattern is delayed for a group of memories by a local delay response generator shared by those memories. For example, the memories in the group of memories may be physically near one another. The local delay response generator delays the expected data response by a delay corresponding to the memory latency of those memories in the group, before applying the expected data response to local comparators associated with the memories in the group.Type: GrantFiled: February 14, 2018Date of Patent: October 29, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Prakash Narayanan, Nikita Naresh, Vaskar Sarkar, Rajat Mehrotra
-
Patent number: 10461810Abstract: A system is provided in which a set of modules each have a substrate on which is mounted a radio frequency (RF) transmitter and/or an RF receiver coupled to a near field communication (NFC) coupler located on the substrate. Each module has a housing that surrounds and encloses the substrate. The housing has a port region on a surface of the housing. Each module has a field confiner located between the NFC coupler and the port region on the housing configured to guide electromagnetic energy emanated from the NFC coupler through the port region to a port region of an adjacent module. A reflective surface is positioned adjacent the backside of each NFC coupler to reflect back side electromagnetic towards the port region.Type: GrantFiled: June 29, 2017Date of Patent: October 29, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Benjamin Stassen Cook, Nathan Brooks, Swaminathan Sankaran, Bradley Allen Kramer, Mark W. Morgan, Baher Haroun
-
Patent number: 10461717Abstract: In described examples of a magnetically coupled structure on a substrate with an integrated circuit device, the structure includes a first coil in a differential configuration, a second coil located above the first coil in a generally stacked configuration, and a center tap connection to a winding of the second coil. The first coil includes a first differential terminal, a second differential terminal, and metal windings of the first coil. The first coil's metal windings form a continuous spiral electrical path between the first and second differential terminals. The first coil's metal windings include turns and crossing connections between the turns. The turns are fabricated in an integrated circuit metal wiring level, and the crossing connections are fabricated in at least one metal level other than the metal wiring level containing the turns. The center tap is positioned to create a balanced structure.Type: GrantFiled: January 14, 2019Date of Patent: October 29, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Siraj Akhtar, Richard Francis Taylor, Petteri Litmanen
-
Patent number: 10460453Abstract: A method for sparse optical flow based tracking in a computer vision system is provided that includes detecting feature points in a frame captured by a monocular camera in the computer vision system to generate a plurality of detected feature points, generating a binary image indicating locations of the detected feature points with a bit value of one, wherein all other locations in the binary image have a bit value of zero, generating another binary image indicating neighborhoods of currently tracked points, wherein locations of the neighborhoods in the binary image have a bit value of zero and all other locations in the binary image have a bit value of one, and performing a binary AND of the two binary images to generate another binary image, wherein locations in the binary image having a bit value of one indicate new feature points detected in the frame.Type: GrantFiled: September 15, 2016Date of Patent: October 29, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Deepak Kumar Poddar, Anshu Jain, Desappan Kumar, Pramod Kumar Swami
-
Patent number: 10461156Abstract: The Rds*Cgd figure of merit (FOM) of a laterally diffused metal oxide semiconductor (LDMOS) transistor is improved by forming the drain drift region with a number of dopant implants at a number of depths, and forming a step-shaped back gate region with a number of dopant implants at a number of depths to adjoin the drain drift region.Type: GrantFiled: August 23, 2016Date of Patent: October 29, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventor: Jun Cai