Patents Examined by Michael Trinh
-
Patent number: 6787420Abstract: This invention clarifies the effects of parameters and enables the mass production of a super-junction semiconductor device, which has a drift layer composed of a parallel pn layer that conducts electricity in the ON state and is depleted in the OFF state. The quantity of impurities in n drift regions is within the range between 100% and 150% or between 110% and 150% of the quantity of impurities in p partition regions. The impurity density of either one of the n drift regions and the p partition regions is within the range between 92% and 108% of the impurity density of the other regions. In addition, the width of either one of the n drift regions and the p partition regions is within the range between 94% and 106% of the width of the other regions.Type: GrantFiled: July 16, 2001Date of Patent: September 7, 2004Assignee: Fuji Electric Co., Ltd.Inventors: Yasushi Miyasaka, Tatsuhiko Fujihira, Yasuhiko Ohnishi, Katsunori Ueno, Susumu Iwamoto
-
Patent number: 6780746Abstract: Channels are formed that pass through an active surface of a semiconductor substrate to provide isolation between adjacent active surface regions defining individual die locations. Bond pads on the substrate are bumped with intermediate conductive elements, after which a material used to encapsulate the active surface is applied, filling the channels and covering exposed peripheral edges of the active surface integrated circuitry. The encapsulant is then planarized to expose the ends of the bumps. External conductive elements such as solder balls are then formed on the exposed bump ends. The semiconductor wafer is diced in alignment with the channels to singulate the semiconductor devices, the encapsulant in the channels keeping the edges of the integrated circuitry substantially hermetically sealed.Type: GrantFiled: July 27, 2001Date of Patent: August 24, 2004Assignee: Micron Technology, Inc.Inventors: Larry D. Kinsman, Salman Akram
-
Patent number: 6774004Abstract: A method of fabricating a nano-scale resistance cross-point memory array includes preparing a silicon substrate; depositing silicon oxide on the substrate to a predetermined thickness; forming a nano-scale trench in the silicon oxide; depositing a first connection line in the trench; depositing a memory resistor layer in the trench on the first connection line; depositing a second connection line in the trench on the memory resistor layer; and completing the memory array. A cross-point memory array includes a silicon substrate; a first connection line formed on the substrate; a colossal magnetoresistive layer formed on the first connection line; a silicon nitride layer formed on a portion of the colossal magnetoresistive layer; and a second connection line formed adjacent the silicon nitride layer and on the colossal magnetoresistive layer.Type: GrantFiled: March 17, 2003Date of Patent: August 10, 2004Assignee: Sharp Laboratories of America, Inc.Inventors: Sheng Teng Hsu, Wei-Wei Zhuang, Wei Pan, Fengyan Zhang
-
Patent number: 6774017Abstract: A semiconductor structure, and associated method of fabrication, comprising a substrate having a continuous buried oxide layer and having a plurality of trench isolation structures. The buried oxide layer may be located at more than one depth within the substrate. The geometry of the trench isolation structure may vary with depth. The trench isolation structure may touch or not touch the buried oxide layer. Two trench isolation structures may penetrate the substrate to the same depth or to different depths. The trench isolation structures provide insulative separation between regions within the substrate and the separated regions may contain semiconductor devices. The semiconductor structure facilitates the providing of digital and analog devices on a common wafer. A dual-depth buried oxide layer facilitates an asymmetric semiconductor structure.Type: GrantFiled: July 3, 2002Date of Patent: August 10, 2004Assignee: International Business Machines CorporationInventors: Jeffrey Scott Brown, Andres Bryant, Robert J. Gauthier, Jr., Randy William Mann, Steven Howard Voldman
-
Patent number: 6774021Abstract: A pattern forming method has the steps of: forming a pattern by discharging droplets of a conductive material forming solution onto an insulating substrate; forming a conductive layer pattern on the pattern by discharging droplets of a solution which becomes a growth core; and forming a metal pattern by immersing the conductive layer pattern in a plating liquid. The pattern forming method may further have the step of forming a protective layer on a surface of the metal pattern by discharging droplets of an insulating material forming solution except at regions which are to become electrodes of the metal pattern.Type: GrantFiled: June 9, 2003Date of Patent: August 10, 2004Assignee: Fuji Photo Film Co., Ltd.Inventors: Toshiaki Fukunaga, Mitsuru Sawano
-
Patent number: 6773992Abstract: A method for fabricating a nonvolatile semiconductor memory device according to the present invention includes patterning an insulating film for forming a tunnel insulating film and a conductor film for forming a floating gate electrode and forming a well region of a first conductivity type in the logic circuit portion of a semiconductor substrate. This prevents the well region in the logic circuit portion from experiencing a thermal budget resulting from the formation of the insulating film and the conductor film.Type: GrantFiled: April 11, 2002Date of Patent: August 10, 2004Assignee: Matsushita Electric Industrial Co., Ltd.Inventor: Hiroyuki Doi
-
Patent number: 6774001Abstract: A semiconductor structure comprises a silicon substrate of a first conductivity type including wells of a second conductivity type formed on a surface thereof. The wells may be laterally isolated by shallow trench isolation. Transistors are formed in the wells by first forming several chemically distinct layers. Anisotropic etching then forms openings in a top one of the layers. A blanket dielectric layer is formed in the openings and on the layers. Anisotropic etching removes portions of the blanket dielectric layer from planar surfaces of the substrate but not from sidewalls of the openings to form dielectric spacers separated by gaps within the openings. Gate oxides are formed by oxidation of exposed areas of the substrate. Ion implantation forms channels beneath the gate oxides. Polysilicon deposition followed by chemical-mechanical polishing defines gates in the gaps. The chemically distinct layers are then stripped without removing the dielectric spacers.Type: GrantFiled: December 7, 2000Date of Patent: August 10, 2004Assignee: STMicroelectronics, Inc.Inventor: Robert Louis Hodges
-
Patent number: 6767784Abstract: An SRAM memory cell is provided having a pair of cross-coupled CMOS inverters. The sources of the pull-up transistors forming each of the CMOS inverters are coupled to VCC through parasitic resistance of the substrate in which each is formed. The source of the p-type pull-up transistor is therefore always at a potential less than or equal to the potential of the N-well such that the emitter-base junction of the parasitic PNP transistor cannot become forward biased and latch-up cannot occur.Type: GrantFiled: December 18, 2000Date of Patent: July 27, 2004Assignee: Micron Technology, Inc.Inventors: John D. Porter, William N. Thompson
-
Patent number: 6764914Abstract: A process for forming a high dielectric constant, (High K), layer, for a metal-oxide-metal, capacitor structure, featuring localized oxidation of an underlying metal layer, performed at a temperature higher than the temperature experienced by surrounding structures, has been developed. A first iteration of this process features the use of a laser ablation procedure, performed to a local region of an underlying metal layer, in an oxidizing ambient. The laser ablation procedure creates the desired, high temperature, only at the laser spot, allowing a high K layer to be created at this temperature, while the surrounding structures on a semiconductor substrate, not directly exposed to the laser ablation procedure remain at lower temperatures.Type: GrantFiled: November 7, 2002Date of Patent: July 20, 2004Assignee: Chartered Semiconductor Manufacturing Ltd.Inventors: Alex See, Cher Liang Randall Cha, Shyue Fong Quek, Ting Cheong Ang, Wye Boon Loh, Sang Yee Loong, Jun Song, Chua Chee Tee
-
Patent number: 6764901Abstract: A memory cell for a memory array in a folded bit line configuration. The memory cell includes an access transistor formed in a pillar of single crystal semiconductor material. The access transistor has first and second source/drain regions and a body region that are vertically aligned. The access transistor further includes a gate coupled to a wordline disposed adjacent to the body region. The memory cell also includes a passing wordline that is separated from the gate by an insulator for coupling to other memory cells adjacent to the memory cell. The memory cell also includes a trench capacitor. The trench capacitor includes a first plate that is formed integral with the first source/drain region of the access transistor. The trench capacitor also includes a second plate that is disposed adjacent to the first plate and separated from the first plate by a gate oxide.Type: GrantFiled: April 17, 2000Date of Patent: July 20, 2004Assignee: Micron Technology, Inc.Inventors: Wendell P. Noble, Leonard Forbes
-
Patent number: 6764871Abstract: A method for fabricating a nitride semiconductor device comprising steps of forming a low-temperature deposited layer composed of a Group III-Group V nitride semiconductor containing at least Al onto a surface of substrate (101) at a first temperature; subjecting the low-temperature deposited layer to heat treatment at a second temperature, which is higher than the first temperature, and converting the low-temperature deposited layer into a faceted layer (102); initially growing a GaN based semiconductor layer (103) onto a surface of the faceted layer at a third temperature; and fully growing the GaN based semiconductor layer at a fourth temperature that is lower than the third temperature. By employing the method for fabricating a nitride semiconductor device according to the present invention, it is possible to provide a nitride semiconductor device with high quality and high reliability.Type: GrantFiled: June 20, 2003Date of Patent: July 20, 2004Assignee: Matsushita Electric Industrial Co., Ltd.Inventors: Yasutoshi Kawaguchi, Akihiko Ishibashi, Ayumu Tsujimura
-
Patent number: 6762076Abstract: A method of vertically stacking wafers is provided to form three-dimensional (3D) wafer stack. Such method comprising: selectively depositing a plurality of metallic lines on opposing surfaces of adjacent wafers; bonding the adjacent wafers, via the metallic lines, to establish electrical connections between active devices on vertically stacked wafers; and forming one or more vias to establish electrical connections between the active devices on the vertically stacked wafers and an external interconnect. Metal bonding areas on opposing surfaces of the adjacent wafers can be increased by using one or more dummy vias, tapered vias, or incorporating an existing copper (Cu) dual damascene process.Type: GrantFiled: February 20, 2002Date of Patent: July 13, 2004Assignee: Intel CorporationInventors: Sarah E. Kim, R. Scott List, Scot A. Kellar
-
Patent number: 6762097Abstract: A semiconductor device is provided which can be manufactured even by using an inexpensive FZ wafer in a wafer process and still has a sharp inclination of a high impurity concentration in a high impurity concentration layer at the outermost portion of the reverse side and at the boundary between the high impurity concentration and a low impurity concentration drift layer, thus achieving both low cost and a high performance. A method for manufacturing a semiconductor device is also provided which can form a high impurity concentration buffer layer and a high impurity concentration layer at the outermost portion of the reverse side without any significant trouble, even after the formation of an active region and an electrode thereof at the right side, to thereby achieve both low cost and high performance.Type: GrantFiled: June 13, 2003Date of Patent: July 13, 2004Assignee: Fuji Electric Co., Ltd.Inventors: Manabu Takei, Tatsuhiko Fujihira
-
Patent number: 6759291Abstract: A method and structure for a dynamic random access memory device comprising a storage trench, a storage conductor within the storage trench, a lip strap connected to the storage conductor, and a control device electrically connected to the storage conductor through the lip strap. The trench contains a corner adjacent the control device and the lip strap and has a conductor surrounding the corner. The control device has a control device conductive region adjacent the trench and the lip strap and has a conductor extending along a side of the trench and along a portion of the control device conductive region. In addition, the device can have a collar insulator along a top portion of the trench, wherein the lip strap includes a conductor extending from a top of the collar to a top of the trench. The lip strap can also extend along a surface of the device adjacent the trench and perpendicular to the trench.Type: GrantFiled: January 14, 2002Date of Patent: July 6, 2004Assignee: International Business Machines CorporationInventors: Ramachandra Divakaruni, Jochen Beintner, Jack A. Mandelman, Ulrike Gruening, Johann Alsmeier, Gary Bronner
-
Patent number: 6759301Abstract: A semiconductor device is provided which can be manufactured even by using an inexpensive FZ wafer in a wafer process and still has a sharp inclination of a high impurity concentration in a high impurity concentration layer at the outermost portion of the reverse side and at the boundary between the high impurity concentration and a low impurity concentration drift layer, thus achieving both low cost and a high performance. A method for manufacturing a semiconductor device is also provided which can form a high impurity concentration buffer layer and a high impurity concentration layer at the outermost portion of the reverse side without any significant trouble, even after the formation of an active region and an electrode thereof at the right side, to thereby achieve both low cost and high performance.Type: GrantFiled: June 13, 2003Date of Patent: July 6, 2004Assignee: Fuji Electric Co., Ltd.Inventors: Manabu Takei, Tatsuhiko Fujihira
-
Patent number: 6759285Abstract: An electrical interconnection method includes: a) providing two conductive layers separated by an insulating material on a semiconductor wafer; b) etching the conductive layers and insulating material to define and outwardly expose a sidewall of each conductive layer; c) depositing an electrically conductive material over the etched conductive layers and their respective sidewalls; and d) anisotropically etching the conductive material to define an electrically conductive sidewall link electrically interconnecting the two conductive layers. Such is utilizable to make thin film transistors and other circuitry.Type: GrantFiled: February 7, 2002Date of Patent: July 6, 2004Assignee: Micron Technology, Inc.Inventors: Charles H. Dennison, Monte Manning
-
Patent number: 6756637Abstract: High performance asymmetric transistors including controllable diode characteristics at the source and/or drain are developed by supplying impurities with high accuracy of location by angled implants in a trench or diffusion from a solid body formed as a sidewall of doped material. High concentration gradient of impurities to support high performance is achieved by providing for reduced heat treatment after the impurity is supplied in order to limit diffusion previously necessary to achieve the desired location of impurity structures. Damascene or quasi-Damascene gate structures are also provided for high dimensional uniformity, increased manufacturing yield and structural integrity of the transistor.Type: GrantFiled: July 6, 2001Date of Patent: June 29, 2004Assignee: International Business Machines CorporationInventors: James W. Adkisson, Michael J. Hargrove, Lyndon R. Logan, Isabel Y. Yang
-
Patent number: 6753544Abstract: An emitter has an electron supply layer and a silicon-based dielectric layer formed on the electron supply layer. The silicon-based dielectric layer is preferably less than about 500 Angstroms. Optionally, an insulator layer is formed on the electron supply layer and has openings defined within which the silicon-based dielectric layer is formed. A cathode layer is formed on the silicon-based dielectric layer to provide a surface for energy emissions of electrons and/or photons. Preferably, the emitter is subjected to an annealing process thereby increasing the supply of electrons tunneled from the electron supply layer to the cathode layer.Type: GrantFiled: April 30, 2001Date of Patent: June 22, 2004Assignee: Hewlett-Packard Development Company, L.P.Inventors: Zhizhang Chen, Michael David Bice, Ronald L. Enck, Michael J. Regan, Thomas Novet, Paul J. Benning
-
Patent number: 6753200Abstract: A new technique for fabricating two-dimensional and three-dimensional fluid microchannels for molecular studies includes fabricating a monolithic unit using planar processing techniques adapted from semiconductor electronics fabrication. A fluid gap between a floor layer (12) and a ceiling layer (20) is provided by an intermediate patterned sacrificial layer (14) which is removed by a wet chemical etch. The process may be used to produce a structure such as a filter or artificial gel by using Electron beam lithography to define a square array of 100 nm holes (30) in the sacrificial layer. CVD silicon nitride (54) is applied over the sacrificial layer and enters the array of holes to produce closely spaced pillars. The sacrificial layer can be removed with a wet chemical etch trough access holes in the ceiling layer, after which the access holes are sealed with VLTO silicon dioxide (64).Type: GrantFiled: July 13, 2001Date of Patent: June 22, 2004Assignee: Cornell Research FoundationInventors: Harold G. Craighead, Stephen W. Turner
-
Patent number: 6753602Abstract: A semiconductor package with a heat-dissipating structure and a method for making the same are proposed. The heat-dissipating structure includes a heat sink and a plurality of solder columns, wherein the solder columns are attached at ends thereof to the heat sink and to a substrate, so as to support the heat sink to be positioned above a semiconductor chip mounted on the substrate. A reflow process performed after the attachment of the heat-dissipating structure to the substrate allows the self-alignment of the solder columns with respect to predetermined positions on the substrate, which helps precisely control the positioning of the heat-dissipating structure fixed on the substrate. Moreover, the solder columns can protect the substrate from being damaged or deformed during a molding process. In addition, the heat-dissipating structure is simple in structure, which simplifies the manufacturing process and reduces the cost.Type: GrantFiled: June 18, 2003Date of Patent: June 22, 2004Assignee: Siliconware Precision Industries Co., Ltd.Inventor: Chi Chuan Wu