Patents by Inventor Chia-Liang Lin

Chia-Liang Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20130106515
    Abstract: An apparatus of common mode compensation for voltage controlled delay circuits and method are provided. In one implementation a method includes amplifying a differential input signal to generate a differential output signal using a differential pair of transistors biased by a tail current; changing the tail current by a first amount to change a circuit delay of the differential pair of transistors; generating a first compensation current and a second compensation current by using a current mirroring such that a sum of the first compensation current and the second compensation current is of a second amount that is substantially equal to the first amount; injecting the first compensation current into the first end of the differential output signal via a first coupling resistor; and injecting the second compensation current into the second end of the differential output signal via a second coupling resistor.
    Type: Application
    Filed: October 26, 2011
    Publication date: May 2, 2013
    Applicant: REALTEK SEMICONDUCTOR CORP.
    Inventor: Chia-Liang Lin
  • Publication number: 20130106525
    Abstract: A single-staged balanced-output inductor-free oscillator and method thereof are provided. In one implementation an apparatus includes a first network comprising a first amplifier configured in a self feedback topology via a first feedback network for generating a first end of an output signal; a second network comprising a second amplifier configured in a self feedback topology via a second feedback network for generating a second end of the output signal; and a cross-coupling network for cross-coupling the first end and the second end of the output signal, wherein the first network and the second network share a common supply current and the first feedback network and the second feedback network are configured in a cross-controlling topology.
    Type: Application
    Filed: November 2, 2011
    Publication date: May 2, 2013
    Applicant: REALTEK SEMICONDUCTOR CORP.
    Inventor: Chia-Liang LIN
  • Publication number: 20130106516
    Abstract: A fast settling reference voltage buffer and method are disclosed. In one of embodiments, An apparatus comprising: an OTA (operational trans-conductance amplifier) with a positive input terminal coupled to a reference voltage, a negative input terminal coupled to a feedback node, and an output terminal coupled to a circuit node shunt to ground by a shunt capacitor via a current sensor; a tunable resistor, controlled by a control signal, coupling the circuit node to the feedback node; a load circuit coupled to the feedback node via a switch controlled by a logical signal; and a control circuit for receiving an output of the current sensor and outputting the control signal, wherein the control signal is adapted in accordance with the output of the current sensor.
    Type: Application
    Filed: April 26, 2012
    Publication date: May 2, 2013
    Applicant: REALTEK SEMICONDUCTOR CORP.
    Inventor: Chia-Liang Lin
  • Patent number: 8416025
    Abstract: A reference assisted control system and method thereof are disclosed. The method comprises: receiving a first input signal and a second control signal; generating a first intermediate signal in accordance with a difference between the first input signal and the first output signal; filtering the second control signal to generate a second intermediate signal; performing a weighted sum of the first intermediate signal and the second intermediate signal to generate the control signal; and outputting the first output signal in accordance with the control signal.
    Type: Grant
    Filed: April 14, 2010
    Date of Patent: April 9, 2013
    Assignee: Realtek Semiconductor Corp.
    Inventors: Chia-Liang Lin, Chao-Cheng Lee
  • Patent number: 8410834
    Abstract: An apparatus and method for clock regeneration with low jitter. The method includes the following steps: (a) using a phase lock loop to generate a first clock that is phase locked to a reference clock; (b) using a binary phase detector for generating a phase error signal by detecting a timing difference between the input signal and a second clock; (c) filtering the phase error signal to generate a first control word and a second control word; (d) performing a phase rotation on the first clock by an amount controlled by the first control word to generate the second clock; (e) filtering the second control word to generate a third control word; (f) sampling the third control word to generate a fourth control word using a third clock; and (g) performing a phase rotation on the first clock by an amount controlled by the fourth control word to generate the third clock. Comparable features for performing these steps are provided in the apparatus.
    Type: Grant
    Filed: March 10, 2011
    Date of Patent: April 2, 2013
    Assignee: Realtek Semiconductor Corp.
    Inventors: Chia-Liang Lin, Gerchih Chou, Pei-Si Wu
  • Publication number: 20130076439
    Abstract: A limiting amplifier and method are provided. In one implementation an apparatus includes a plurality of amplifier stages including a first amplifier stage and a last amplifier stage configured in a cascade arrangement, and a transconductance amplifier, wherein the first amplifier stage is configured to receive an input signal; the last amplifier stage outputs an output signal; the transconductance amplifier is configured receive a voltage signal from the last amplifier stage via a first resistor; and the transconductance amplifier is configured to output a current signal to an output node of the first amplifier stage via a second resistor in a negative feedback manner.
    Type: Application
    Filed: September 25, 2011
    Publication date: March 28, 2013
    Applicant: REALTEK SEMICONDUCTOR CORP.
    Inventor: Chia-Liang Lin
  • Publication number: 20130069727
    Abstract: A transimpedance method and apparatus are provided. In one implementation an apparatus includes a common-gate amplifier for receiving a first current from a first circuit node and outputting a second current to a second circuit node, and a load circuit coupled to the second circuit node, the load circuit comprising a diode-connected MOS (metal-oxide semiconductor field effect transistor), wherein a gate terminal of the MOS is coupled to a drain terminal of the MOS via a resistor. In one embodiment, a current-mode input is injected to the first circuit node and the apparatus further comprises a biasing circuit for outputting a substantially constant current to the first circuit node.
    Type: Application
    Filed: September 21, 2011
    Publication date: March 21, 2013
    Applicant: REALTEK SEMICONDUCTOR CORP.
    Inventor: Chia-Liang Lin
  • Patent number: 8390605
    Abstract: An interface circuit includes a plurality of receivers, a multiplexer, a plurality of shift registers and a latch circuit. Each of the receivers receives one of a plurality of sub-pixel values in one time period. The multiplexer multiplexes the sub-pixel values received by the receivers. The shift registers corresponds to the receivers, and each of the shift registers temporarily stores at least one of the multiplexed sub-pixel values. The latch circuit receives the sub-pixel values temporarily stored in the shift registers according to a shift register signal. Under a selection mode, a number of the receivers are turned on to receive the sub-pixel values and the rest of the receivers are turned off. A method for transmitting data through an interface circuit is also disclosed herein.
    Type: Grant
    Filed: November 16, 2009
    Date of Patent: March 5, 2013
    Assignee: Himax Technologies Limited
    Inventors: Chia-Liang Lin, Kuang-Ting Cheng
  • Patent number: 8363774
    Abstract: A representative method of serial link transceiver without external reference clock is disclosed. The method includes: receiving an incoming signal; generating a local timing under control of a control code; generating a temperature sensor code by sensing a local temperature; generating a logical signal by detecting a presence of the incoming signal; adjusting the control code in a closed loop manner to make the local timing match that of the incoming signal and recording the control code and a value of the temperature sensor code as part of a template when the logical signal is asserted; and synthesizing the control code in accordance with the template when the logical signal is not asserted.
    Type: Grant
    Filed: January 22, 2010
    Date of Patent: January 29, 2013
    Assignee: Realtek Semiconductor Corp.
    Inventors: Chia-Liang Lin, Gerchih Chou, Hong-Yean Hsieh
  • Patent number: 8362831
    Abstract: An apparatus comprises: an OTA (operational trans-conductance amplifier) with a positive input terminal coupled to a reference voltage, a negative input terminal coupled to a feedback node, and an output terminal shunt to a ground node via a shunt capacitor; a resistor coupling the output terminal of the OTA to the feedback node; and a load circuit coupled to the feedback node via a switch controlled by a logical signal, wherein: an impedance of the shunt capacitor is substantially smaller than an input impedance of the load circuit. In an embodiment, the load circuit is a switch capacitor circuit. A corresponding method using an OTA is also provided.
    Type: Grant
    Filed: November 29, 2010
    Date of Patent: January 29, 2013
    Assignee: Realtek Semiconductor Corp.
    Inventor: Chia-Liang Lin
  • Patent number: 8331517
    Abstract: A method and apparatus of clock recovery is disclosed. The apparatus comprising: a first delay circuit for receiving an input data signal and outputting a delayed data signal; an edge extraction circuit for outputting an edge signal by detecting a transition in the input data signal; an clock generator for generating a first clock signal based on an injection of the edge signal, wherein the first clock signal comprises a plurality of phase signals; a second delay buffer for outputting a second clock signal according to the first clock signal; a sampler for outputting a plurality of samples based on sampling the delayed data signal in accordance with the phase signals; and a decision circuit for generating a decision in accordance with the second clock signal based on the three samples and a previous decision.
    Type: Grant
    Filed: June 29, 2010
    Date of Patent: December 11, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventor: Chia-Liang Lin
  • Patent number: 8324982
    Abstract: A passive equalizer circuit incorporated at a front-end of an integrated receiver circuit uses passive components that are distributed between inside and outside of an integrated circuit package. The passive equalizer circuit has off-chip components that are placed on a printed circuit board and on-chip components that are fabricated on a common integrated circuit die as a receiver chip. The on-chip components include one or more variable resistors for adjusting a degree of equalization. The off-chip components include one or more resistors for fine tuning input impedance matching of the integrated receiver circuit.
    Type: Grant
    Filed: February 10, 2012
    Date of Patent: December 4, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventors: Gerchih Chou, Chia-Liang Lin
  • Patent number: 8283984
    Abstract: A phase lock loop is disclosed comprising a first phase detector configured to receive a first clock and a second clock and output a first detector output signal; a second phase detector configured to receive the first clock and the second clock and output a second detector output signal; a summing circuit to sum the first detector output signal and the second detector output signal into a control signal; a loop filter to filter the control signal into a refined control signal; and a controllable oscillator to generate the output clock in accordance with a control by the refined control signal.
    Type: Grant
    Filed: July 3, 2010
    Date of Patent: October 9, 2012
    Assignee: Real Tek Semiconductor Corp.
    Inventor: Chia-Liang Lin
  • Publication number: 20120229184
    Abstract: An apparatus and method for clock regeneration with low jitter. The method includes the following steps: (a) using a phase lock loop to generate a first clock that is phase locked to a reference clock; (b) using a binary phase detector for generating a phase error signal by detecting a timing difference between the input signal and a second clock; (c) filtering the phase error signal to generate a first control word and a second control word; (d) performing a phase rotation on the first clock by an amount controlled by the first control word to generate the second clock; (e) filtering the second control word to generate a third control word; (f) sampling the third control word to generate a fourth control word using a third clock; and (g) performing a phase rotation on the first clock by an amount controlled by the fourth control word to generate the third clock. Comparable features for performing these steps are provided in the apparatus.
    Type: Application
    Filed: March 10, 2011
    Publication date: September 13, 2012
    Applicant: REALTEK SEMICONDUCTOR CORP.
    Inventors: Chia-Liang Lin, Ger-Chih Chou, Pei-Si Wu
  • Publication number: 20120225234
    Abstract: A sticker structure includes a plurality of stickers laminating each other. Each of the stickers includes a substrate layer, two thin film layers mounted on two opposite surfaces of the substrate layer, and an adhesive layer mounted on one of the two thin film layers. Thus, the thin film layers of each of the stickers cover the substrate layer completely to form an antibacterial layer on the two surfaces of the substrate layer so as to inhibit growth of bacteria so that when a user's fingers touch the substrate layer of each of the stickers, the antibacterial layer on each of the stickers can isolate the user's fingers from the bacteria so as to protect the user's safety and to prevent transfer or spread of the bacteria.
    Type: Application
    Filed: March 3, 2011
    Publication date: September 6, 2012
    Inventor: Chia-Liang Lin
  • Patent number: 8259784
    Abstract: An apparatus is disclosed, the apparatus comprising: a broad-band continuous-time adjustable weight summing cell for summing an input signal and a feedback signal into an intermediate signal in accordance with a weight factor for the feedback signal; a broad-band continuous-time delay cell for receiving the intermediate signal and outputting the feedback signal; a broad-band variable gain amplifier for amplifying the feedback signal into an output signal in accordance with a gain factor; and an adaptation circuit for adjusting the weight and the gain factor in accordance with the output signal and a timing defined by a clock signal so as to minimize an interference form a previous data to a present data embedded in the output signal.
    Type: Grant
    Filed: March 26, 2010
    Date of Patent: September 4, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventor: Chia-Liang Lin
  • Patent number: 8258757
    Abstract: A charging method fit for use with and applicable to a rechargeable battery is provided. The charging method involves charging the rechargeable battery to a first preset voltage and then charging the rechargeable battery to a second preset voltage.
    Type: Grant
    Filed: May 21, 2010
    Date of Patent: September 4, 2012
    Assignee: Dynapack International Technology Corp.
    Inventors: Chung-Hsing Chang, Wen-Yi Chen, Chia-Liang Lin
  • Patent number: 8253454
    Abstract: The present invention relates to a PLL that utilizes a phase interpolation by a reference clock. The PLL includes a phase-interpolated controller for generating a phase-interpolation control signal; a phase/frequency detector for detecting a phase difference between a second reference clock and a feedback clock and outputting a phase error signal to represent the phase difference; a loop filter for filtering the phase error signal to generate a first control signal; a phase-interpolated oscillator for generating an output clock under a control by the phase-interpolation control signal and the first control signal; and a divide-by-N circuit for dividing down the output clock by a factor of N to generate the feedback clock, where N is an integer.
    Type: Grant
    Filed: November 1, 2008
    Date of Patent: August 28, 2012
    Assignee: RealTek Semiconductor Corp.
    Inventor: Chia-Liang Lin
  • Patent number: 8255449
    Abstract: A high-speed continuous-time FIR (finite impulse response) filter comprises a plurality of processing cells configured in a cascade topology. Each processing cell receives a first signal and a second signal from a preceding circuit and a succeeding circuit, respectively, and outputs a third signal and a fourth signal to the succeeding circuit and the preceding circuit, respectively. Each processing cell further comprises a delay cell and a summing cell. Each of the delay cell and the summing cell performs a high speed signal processing using a combination of a feedback loop and a feedforward path.
    Type: Grant
    Filed: April 10, 2009
    Date of Patent: August 28, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventors: Chia-Liang Lin, Hsin-Che Chiang
  • Patent number: 8253612
    Abstract: A method and apparatus are provided for calibrating a ladder circuit. The apparatus includes: a logic unit for receiving a first logical signal, a second logical signal, and N control bits and for outputting N alternative control bits and an additional control bit, where N is an integer greater than 1; a core circuit for receiving the N alternative control bits, the additional control bit, and a tuning word, and for outputting an output signal, wherein the core circuit comprises N?1 series elements, N shunt elements with a connectivity controlled by the N alternative control bits, respectively, and a termination element with a connectivity controlled by the additional control bit; and a calibration circuit for receiving the first logical signal, the second logical signal, and the output signal and for outputting the tuning word.
    Type: Grant
    Filed: October 12, 2010
    Date of Patent: August 28, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventor: Chia-Liang Lin