Patents by Inventor Chia-Liang Lin

Chia-Liang Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8253454
    Abstract: The present invention relates to a PLL that utilizes a phase interpolation by a reference clock. The PLL includes a phase-interpolated controller for generating a phase-interpolation control signal; a phase/frequency detector for detecting a phase difference between a second reference clock and a feedback clock and outputting a phase error signal to represent the phase difference; a loop filter for filtering the phase error signal to generate a first control signal; a phase-interpolated oscillator for generating an output clock under a control by the phase-interpolation control signal and the first control signal; and a divide-by-N circuit for dividing down the output clock by a factor of N to generate the feedback clock, where N is an integer.
    Type: Grant
    Filed: November 1, 2008
    Date of Patent: August 28, 2012
    Assignee: RealTek Semiconductor Corp.
    Inventor: Chia-Liang Lin
  • Patent number: 8255449
    Abstract: A high-speed continuous-time FIR (finite impulse response) filter comprises a plurality of processing cells configured in a cascade topology. Each processing cell receives a first signal and a second signal from a preceding circuit and a succeeding circuit, respectively, and outputs a third signal and a fourth signal to the succeeding circuit and the preceding circuit, respectively. Each processing cell further comprises a delay cell and a summing cell. Each of the delay cell and the summing cell performs a high speed signal processing using a combination of a feedback loop and a feedforward path.
    Type: Grant
    Filed: April 10, 2009
    Date of Patent: August 28, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventors: Chia-Liang Lin, Hsin-Che Chiang
  • Patent number: 8253612
    Abstract: A method and apparatus are provided for calibrating a ladder circuit. The apparatus includes: a logic unit for receiving a first logical signal, a second logical signal, and N control bits and for outputting N alternative control bits and an additional control bit, where N is an integer greater than 1; a core circuit for receiving the N alternative control bits, the additional control bit, and a tuning word, and for outputting an output signal, wherein the core circuit comprises N?1 series elements, N shunt elements with a connectivity controlled by the N alternative control bits, respectively, and a termination element with a connectivity controlled by the additional control bit; and a calibration circuit for receiving the first logical signal, the second logical signal, and the output signal and for outputting the tuning word.
    Type: Grant
    Filed: October 12, 2010
    Date of Patent: August 28, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventor: Chia-Liang Lin
  • Patent number: 8248974
    Abstract: A multi-channel full-duplex transceiver is disclosed. The transceiver comprises: a clock generator for generating a first clock and a second clock based on a control code; a plurality of transmitters for transmitting a plurality of outgoing signals onto a plurality of channels, respectively; a plurality of receivers for receiving, sampling, and equalizing in parallel a plurality of incoming signals from said plurality of channels, respectively, to generate in parallel a plurality of equalized signals, respectively; a sampling rate converter for converting in parallel said equalized signals into a plurality of refined signals, respectively. In a first operation mode, the control code is established by detecting a timing difference between an output clock of the clock generator and a reference clock. In a second operation mode, the control code is established by detecting a timing embedded in one of said refined signals.
    Type: Grant
    Filed: June 23, 2009
    Date of Patent: August 21, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventor: Chia-Liang Lin
  • Patent number: 8222962
    Abstract: A digitally controlled oscillator provides high resolution in frequency tuning by using a digitally controlled capacitive network that includes a tunable capacitive circuit, a first capacitor and a second capacitor. The tunable capacitive circuit generates a variable capacitance according to a digital control word. The first capacitor is coupled in an electrically parallel configuration with the tunable capacitive circuit. The second capacitor is coupled in an electrically serial configuration with a combination of the first capacitor and the tunable capacitive circuit. The first capacitor and the second capacitor are sized such that an effective capacitance of the digitally controlled capacitor network has a step size that is a fraction of a step size of the variable capacitance in response to an incremental change in the digital control word.
    Type: Grant
    Filed: May 5, 2008
    Date of Patent: July 17, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventors: Chia-Liang Lin, Chi-Kung Kuan
  • Patent number: 8223819
    Abstract: Systems and methods for generating spectrally shaped pseudo random noise sequences are described, which may include generating an L-level PN sequence, where L is an integer greater than 1; up-sampling the PN sequence by a factor of M, where M is an integer greater than 1; and filtering the up-sampled PN sequence using a finite impulse response (FIR) filter of length M, where the coefficients of the FIR filter are chosen from a set of pre-determined values.
    Type: Grant
    Filed: October 10, 2006
    Date of Patent: July 17, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventors: Hong-Yean Hsieh, Chia-Liang Lin
  • Patent number: 8219343
    Abstract: Apparatus and methods are provided for calibration within a delay chain. In various embodiments, such apparatus and techniques can be used to address delay mismatch, but are not limited to such applications. Additional apparatus, systems, and methods are disclosed.
    Type: Grant
    Filed: February 27, 2009
    Date of Patent: July 10, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventor: Chia-Liang Lin
  • Publication number: 20120139669
    Abstract: A passive equalizer circuit incorporated at a front-end of an integrated receiver circuit uses passive components that are distributed between inside and outside of an integrated circuit package. The passive equalizer circuit has off-chip components that are placed on a printed circuit board and on-chip components that are fabricated on a common integrated circuit die as a receiver chip. The on-chip components include one or more variable resistors for adjusting a degree of equalization. The off-chip components include one or more resistors for fine tuning input impedance matching of the integrated receiver circuit.
    Type: Application
    Filed: February 10, 2012
    Publication date: June 7, 2012
    Applicant: Realtek Semiconductor Corp.
    Inventors: Gerchih Chou, Chia-Liang Lin
  • Publication number: 20120133439
    Abstract: An apparatus comprises: an OTA (operational trans-conductance amplifier) with a positive input terminal coupled to a reference voltage, a negative input terminal coupled to a feedback node, and an output terminal shunt to a ground node via a shunt capacitor; a resistor coupling the output terminal of the OTA to the feedback node; and a load circuit coupled to the feedback node via a switch controlled by a logical signal, wherein: an impedance of the shunt capacitor is substantially smaller than an input impedance of the load circuit. In an embodiment, the load circuit is a switch capacitor circuit. A corresponding method using an OTA is also provided.
    Type: Application
    Filed: November 29, 2010
    Publication date: May 31, 2012
    Applicant: REALTEK SEMICONDUCTOR CORP.
    Inventor: Chia-Liang Lin
  • Patent number: 8174520
    Abstract: A driving circuit includes a receiving module, a data mapping module, a shift register module, a plurality of output channels, and a switching module. The receiving module receives data from a first number of parallel inputs. The data mapping module is coupled to the receiving module for mapping the data from the first number of parallel inputs to a second number of data buses according to a bus mode signal. The shift register module is used for generating a plurality of shift control signals. Each of the output channels latches data on the data buses based on the corresponding shift control signal. The switching module is connected between the shift register module and the output channels for outputting the shift control signals to the plurality of output channels according to the bus mode signal.
    Type: Grant
    Filed: August 28, 2009
    Date of Patent: May 8, 2012
    Assignee: Himax Technologies Limited
    Inventor: Chia-Liang Lin
  • Patent number: 8160516
    Abstract: A low flicker noise active mixer comprises a trans-conductance section, a switching quad, and a load section. The trans-conductance section converts a voltage signal pair into a first current signal pair. The switching quad converts the first current signal pair into a second signal pair in a manner controlled by a LO (local oscillator) signal pair. The load section provides a loading to the second current signal pair using a pair of commutative active loads to convert the second current signal pair into an output voltage signal pair.
    Type: Grant
    Filed: July 24, 2008
    Date of Patent: April 17, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventors: Hong Yean Hsieh, Chia-Liang Lin
  • Patent number: 8143930
    Abstract: Various methods and apparatus can be used for amplifying a time interval in a variety of applications. In an embodiment, a feedback device is implemented in a time amplifier in conjunction with an output device of the time amplifier.
    Type: Grant
    Filed: February 27, 2009
    Date of Patent: March 27, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventor: Chia-Liang Lin
  • Publication number: 20120043959
    Abstract: An apparatus includes a PMOS (p-channel metal-oxide semiconductor) transistor, a NMOS (n-channel metal-oxide semiconductor) transistor, a first capacitor, and a second capacitor, wherein: a first terminal of the PMOS transistor is coupled to a first signal; a second terminal of the PMOS transistor is coupled to a second signal; a third terminal of the PMOS transistor is coupled to the first capacitor; a first terminal of the NMOS transistor is coupled to the second signal; a second terminal of NMOS transistor is coupled to the first signal; and a third terminal of the NMOS transistor is coupled to the second capacitor.
    Type: Application
    Filed: August 23, 2010
    Publication date: February 23, 2012
    Inventor: Chia-Liang Lin
  • Patent number: 8120572
    Abstract: In a liquid crystal display panel, each pixel unit includes first and second pixels, a first scan line coupled to the first pixel, and a second scan line coupled to the second pixel via an active element. During a first scan period, the first scan line, the second scan line and the active element are all activated to write a first voltage to the first and second pixels. During a second scan period, the first scan line remains activated but the second scan line and the active element are deactivated so that a second voltage is written to the first sub-pixel and the second sub-pixel is maintained at the first voltage.
    Type: Grant
    Filed: May 21, 2008
    Date of Patent: February 21, 2012
    Assignee: Chimei Innolux Corporation
    Inventors: Cheng-Jen Chu, Li-Nien Lin, Chia-Liang Lin
  • Patent number: 8115566
    Abstract: A passive equalizer circuit incorporated at a front-end of an integrated receiver circuit uses passive components that are distributed between inside and outside of an integrated circuit package. The passive equalizer circuit has off-chip components that are placed on a printed circuit board and on-chip components that are fabricated on a common integrated circuit die as a receiver chip. The on-chip components include one or more variable resistors for adjusting a degree of equalization. The off-chip components include one or more resistors for fine tuning input impedance matching of the integrated receiver circuit.
    Type: Grant
    Filed: March 15, 2011
    Date of Patent: February 14, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventors: Gerchih Chou, Chia-Liang Lin
  • Patent number: 8106805
    Abstract: An inter-stage gain of a conversion stage of a pipeline ADC is calibrated by imposing a perturbation to a sub-ADC within the conversion stage and adjusting a gain factor in a closed loop manner so as to make a conversion output substantially independent of the perturbation.
    Type: Grant
    Filed: December 15, 2009
    Date of Patent: January 31, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventor: Chia-Liang Lin
  • Publication number: 20110316600
    Abstract: A method and apparatus of clock recovery is disclosed. The apparatus comprising: a first delay circuit for receiving an input data signal and outputting a delayed data signal; an edge extraction circuit for outputting an edge signal by detecting a transition in the input data signal; an clock generator for generating a first clock signal based on an injection of the edge signal, wherein the first clock signal comprises a plurality of phase signals; a second delay buffer for outputting a second clock signal according to the first clock signal; a sampler for outputting a plurality of samples based on sampling the delayed data signal in accordance with the phase signals; and a decision circuit for generating a decision in accordance with the second clock signal based on the three samples and a previous decision.
    Type: Application
    Filed: June 29, 2010
    Publication date: December 29, 2011
    Applicant: REALTEK SEMICONDUCTOR CORP.
    Inventor: Chia-Liang LIN
  • Publication number: 20110285359
    Abstract: A charging method fit for use with and applicable to a rechargeable battery is provided. The charging method involves charging the rechargeable battery to a first preset voltage and then charging the rechargeable battery to a second preset voltage.
    Type: Application
    Filed: May 21, 2010
    Publication date: November 24, 2011
    Inventors: Chung-Hsing Chang, Wen-Yi Chen, Chia-Liang Lin
  • Patent number: 8055233
    Abstract: A high linearity mixer circuit includes a commutation network comprising four switches to provide an electrical coupling between a first pair of circuit nodes and a second pair of circuit nodes, whereas the coupling has two states and is controlled by a pair of complementary logical signals. The mixer circuit further comprises a first pair of current-sourcing devices coupled to the first pair of circuit nodes and a second pair of current-sourcing devices coupled to the second pair of circuit nodes. The mixer circuit further includes a pair of capacitors to provide AC coupling, either between the first pair of circuit nodes and a first external circuit, or between the second pair of circuit nodes and a second external circuit.
    Type: Grant
    Filed: April 24, 2008
    Date of Patent: November 8, 2011
    Assignee: Realtek Semiconductor Corp.
    Inventors: Hong Yean Hsieh, Chao-Cheng Lee, Chia-Liang Lin
  • Publication number: 20110259658
    Abstract: A power output device includes a spindle for attaching to a fork of a wheeled vehicle, a housing for attaching to a wheel and rotatably attached onto the spindle, a container disposed in the housing, a stator disposed in container, a rotor rotatably attached to the spindle, a gear attached to the rotor, a gear wheel secured to the container, a number of pinions engaged with the gear and the gear wheel and attached between two plates, an output shaft attached to one of the plates and attached to the container, and a control device having one or more batteries attached to the container, and an electric mechanism for operating the rotor and the gear to rotate relative to the stator and to rotate or drive wheel of the wheeled vehicle.
    Type: Application
    Filed: April 22, 2010
    Publication date: October 27, 2011
    Inventors: Lin Hsiang Huang, Chia Liang Lin, Tung Ching Lin