Patents by Inventor Christophe Pierrat

Christophe Pierrat has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040076892
    Abstract: When substantially all of a layout for a layer of material in an integrated circuit (IC) is being defined using a phase shifting mask, the complementary mask used to define the remaining features and edges can be improved if some of the cuts on the complementary mask are substantially 180-degrees out of phase with one another. This helps cuts that are close to one another to print better and prevents undesirable deterioration of the features printed using the phase mask. Additionally, (semi-)isolated cuts can be reinforced with assist bars to ensure that the cut clears the unexposed regions left by phase conflicts.
    Type: Application
    Filed: November 14, 2002
    Publication date: April 22, 2004
    Applicant: Numerical Technologies, Inc
    Inventor: Christophe Pierrat
  • Patent number: 6721938
    Abstract: A method for producing a computer readable definition of photolithographic mask used to define a target pattern is provided. The phase shift mask patterns include phase shift windows, and the trim mask patterns include trim shapes, which have boundaries defined by such sets of line segments. For a particular pair of phase shift windows used to define a target feature in a target pattern, each of the phase shift windows in the pair can be considered to have a boundary that includes at least one line segment that abuts the target feature. Likewise, a complementary trim shape used in definition of the target feature, for example by including a transmissive region used to clear an unwanted phase transition between the particular pair of phase shift windows, includes at least one line segment that can be considered to abut the target feature.
    Type: Grant
    Filed: February 25, 2002
    Date of Patent: April 13, 2004
    Assignee: Numerical Technologies, Inc.
    Inventors: Christophe Pierrat, Michel Luc Côté
  • Patent number: 6721928
    Abstract: The present invention uses an instance based (IB) representation to reduce the time required for verifying a transformed layout that was generated from a reference layout. Specifically, an IB based representation is generated from the reference layout. The IB based representation includes sets of instance cells that include a master instance cell and slave instance cells. Only a subset of each set of instance cell needs to be simulated to verify the transformed layout.
    Type: Grant
    Filed: December 17, 2002
    Date of Patent: April 13, 2004
    Assignee: Numerical Technologies, Inc.
    Inventors: Christophe Pierrat, Chin-Hsen Lin, Fang-Cheng Chang, Yao-Ting Wang
  • Patent number: 6717201
    Abstract: Capacitors, DRAM circuitry, and methods of forming the same are described. In one embodiment, a capacitor comprises a first container which is joined with a substrate node location and has an opening defining a first interior area. A second container is joined with the node location and has an opening defining a second interior area. The areas are spaced apart from one another in a non-overlapping relationship. A dielectric layer and a conductive capacitor electrode layer are disposed operably proximate the first and second containers. In another embodiment, the first and second containers are generally elongate and extend away from the node location along respective first and second central axes. The axes are different and spaced apart from one another. In yet another embodiment, a conductive layer of material is disposed over and in electrical communication with a substrate node location. The layer of material has an outer surface with a first region and a second region spaced apart from the first region.
    Type: Grant
    Filed: November 23, 1998
    Date of Patent: April 6, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Martin Ceredig Roberts, Christophe Pierrat
  • Publication number: 20040060034
    Abstract: Performing optical proximity correction (OPC) is typically done during a critical time, wherein even small delays in finishing OPC can have significant adverse effects on product introduction and/or market exposure. In accordance with one feature of the invention, sets of repeating structures in library elements and/or layout data can be identified during a noncritical time, e.g. early in cell library development, possibly years prior to the direct application of OPC to a final layout. OPC can be performed on repeating structures during this noncritical time. Later, during the critical time (e.g. during tape out), an OPC tool can use the pre-processed structures in conjunction with a chip layout to more quickly generate a modified layout, thereby saving valuable time as a chip moves from design to production.
    Type: Application
    Filed: September 23, 2002
    Publication date: March 25, 2004
    Applicant: Numerical Technologies, Inc.
    Inventors: Michel Luc Cote, Christophe Pierrat, Philippe Hurat
  • Publication number: 20040053141
    Abstract: One embodiment of the present invention provides a system that uses an exposure through a second mask to assist an exposure through a phase shifting mask in printing a tight space adjacent to a large feature. During operation, the system exposes a photoresist layer on the surface of a semiconductor wafer through the phase-shifting mask. This phase-shifting mask includes phase shifters that define a space between a first feature and a second feature, wherein the first feature is so large that the effectiveness of phase shifting is degraded in defining the space. Moreover, the degradation in phase shifting and the tightness of the space cause the space not to print reliably when exposed through the phase shifting mask alone. To alleviate this problem the system exposes the photoresist layer through the second mask, wherein the exposure through the second mask assists in exposing the space between the first feature and the second feature so that the space prints reliably.
    Type: Application
    Filed: September 16, 2002
    Publication date: March 18, 2004
    Applicant: Numerical Technologies, Inc.
    Inventor: Christophe Pierrat
  • Publication number: 20040048170
    Abstract: A structure and method are provided for correcting the optical proximity effects on a tri-tone attenuated phase-shifting mask. An attenuated rim, formed by an opaque region and an attenuated phase-shifting region, can be kept at a predetermined width across the mask or for certain types of structures. Typically, the attenuated rim is made as large as possible to maximize the effect of the attenuated phase-shifting region while still preventing the printing of larger portions of the attenuated phase-shifting region during the development process.
    Type: Application
    Filed: September 9, 2003
    Publication date: March 11, 2004
    Applicant: Numerical Technologies, Inc.
    Inventors: Christophe Pierrat, Youping Zhang
  • Publication number: 20040044984
    Abstract: One embodiment of the invention provides a system that performs optical proximity correction in a manner that accounts for properties of a mask writer that generates a mask used in printing an integrated circuit. During operation, the system receives an input layout for the integrated circuit. The system also receives a set of mask writer properties that specify how the mask writer prints features. Next, the system performs an optical proximity correction process on the input layout to produce an output layout that includes a set of optical proximity corrections. This optical proximity correction process accounts for the set of mask writer properties in generating the set of optical proximity corrections, so that the mask writer can accurately produce the set of optical proximity corrections.
    Type: Application
    Filed: August 30, 2002
    Publication date: March 4, 2004
    Applicant: Numerical Technologies, Inc.
    Inventors: Danny Keogan, Christophe Pierrat
  • Patent number: 6681379
    Abstract: Methods and apparatuses for fully defining static random access memory (SRAM) using phase shifting layouts are described. The approach includes identifying that a layout includes SRAM cells and defining phase shifting regions in a mask description to fully define the SRAM cells. The phase conflicts between adjacent phase shifters are resolved by selecting cutting patterns designed for the SRAM shape and functional structure. Additionally, the transistor gates of the SRAM cells can be reduced in size relative to the original SRAM layout design. Thus, an SRAM cell can be lithographically printed with small, consistent critical dimensions including extremely small gate lengths resulting in higher yields and improved performance.
    Type: Grant
    Filed: November 15, 2001
    Date of Patent: January 20, 2004
    Assignee: Numerical Technologies, Inc.
    Inventors: Christophe Pierrat, Michel Luc Côté
  • Publication number: 20040006485
    Abstract: Techniques are provided for manufacturing phase-shifted masks. According to one technique, a facilitator provides, on behalf of a set of one or more parties that desire masks, subsidies for production of phase-shifted masks. The manufacture of the phase-shifted masks is paid using compensation that includes the subsidies from the facilitator. One or more mask makers manufacture the phase-shifted masks for the compensation. The facilitator receives, from the set of one or more parties, compensation for the subsidies based on one or more factors including a factor that reflects market success of integrated circuits produced using the phase-shifted masks. In addition to the subsidies, the facilitator may provide a variety of value-added services.
    Type: Application
    Filed: December 27, 2000
    Publication date: January 8, 2004
    Applicant: Numerical Technologies, Inc.
    Inventors: J. Tracy Weed, Christophe Pierrat, Yagyensh (Buno) Pati, Atul Sharan
  • Publication number: 20040004057
    Abstract: A process for producing multiple undercut profiles in a single material. A resist pattern is applied over a work piece and a wet etch is performed to produce an undercut in the material. This first wet etch is followed by a polymerizing dry etch which produces a polymer film in the undercut created by the first wet etch. The polymer film prevents further etching of the undercut portion during a second wet etch. Thus, an undercut profile can be obtained having a larger undercut in an underlying portion of the work piece, utilizing only a single resist application step. The work piece may be a multi-layer work piece having different layers formed of the same material, or it may be a single layer of material.
    Type: Application
    Filed: December 13, 2002
    Publication date: January 8, 2004
    Applicant: Micron Technology, Inc.
    Inventors: Karen Huang, Christophe Pierrat
  • Patent number: 6673670
    Abstract: Capacitors, DRAM circuitry, and methods of forming the same are described. In one embodiment, a capacitor comprises a first container which is joined with a substrate node location and has an opening defining a first interior area. A second container is joined with the node location and has an opening defining a second interior area. The areas are spaced apart from one another in a non-overlapping relationship. A dielectric layer and a conductive capacitor electrode layer are disposed operably proximate the first and second containers. In another embodiment, the first and second containers are generally elongate and extend away from the node location along respective first and second central axes. The axes are different and spaced apart from one another. In yet another embodiment, a conductive layer of material is disposed over and in electrical communication with a substrate node location. The layer of material has an outer surface with a first region and a second region spaced apart from the first region.
    Type: Grant
    Filed: August 31, 2000
    Date of Patent: January 6, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Martin Ceredig Roberts, Christophe Pierrat
  • Patent number: 6665856
    Abstract: Techniques for forming a fabrication layout, such as a mask, for a physical design layout, such as a layout for an integrated circuit, include correcting the fabrication layout for proximity effects using a proximity effects model. A proximity effects model is executed to produce an initial output. The initial output is based on a first position for a segment in a fabrication layout. The first position is displaced from a corresponding original edge in the original fabrication layout by a distance equal to an initial bias. The model is also executed to produce a second output based on a second position for the segment. The second position is displaced from the corresponding original edge by a distance equal to a second bias. An optimal bias for the segment is determined based on the initial output and the second output. The segment is displaced in the fabrication layout from the corresponding edge based on the optimal bias.
    Type: Grant
    Filed: December 1, 2000
    Date of Patent: December 16, 2003
    Assignee: Numerical Technologies, Inc.
    Inventors: Christophe Pierrat, Youping Zhang
  • Publication number: 20030229879
    Abstract: Shifters on a phase shifting mask (PSM) can be intelligently assigned their corresponding phase. Specifically, the phase of a shifter can be assigned based on simulating the contrast provided by each phase for that shifter. The higher the contrast, the better the lithographic performance of the shifter. Therefore, the phase providing the higher contrast can be selected for that shifter. To facilitate this phase assignment, a pre-shifter can be placed relative to a feature on the layout. The pre-shifter can then be divided into a plurality of shifter tiles for contrast analysis. Model-based data conversion allows for a comprehensive solution including both phase assignment as well as optical proximity correction.
    Type: Application
    Filed: June 11, 2002
    Publication date: December 11, 2003
    Applicant: Numerical Technologies, Inc.
    Inventor: Christophe Pierrat
  • Patent number: 6653026
    Abstract: A structure and method are provided for correcting the optical proximity effects on a tri-tone attenuated phase-shifting mask. An attenuated rim, formed by an opaque region and an attenuated phase-shifting region, can be kept at a predetermined width across the mask or for certain types of structures. Typically, the attenuated rim is made as large as possible to maximize the effect of the attenuated phase-shifting region while still preventing the printing of larger portions of the attenuated phase-shifting region during the development process.
    Type: Grant
    Filed: December 20, 2000
    Date of Patent: November 25, 2003
    Assignee: Numerical Technologies, Inc.
    Inventors: Christophe Pierrat, Youping Zhang
  • Publication number: 20030215616
    Abstract: One embodiment of the invention provides a system that uses pupil filtering to mitigate optical proximity effects that arise during an optical lithography process for manufacturing an integrated circuit. During operation, the system applies a photoresist layer to a wafer and then exposes the photoresist layer through a mask. During this exposure process, the system performs pupil filtering, wherein the pupil filtering corrects for optical proximity effects caused by an optical system used to expose the photoresist layer.
    Type: Application
    Filed: May 15, 2002
    Publication date: November 20, 2003
    Applicant: Numerical Technologies, Inc.
    Inventor: Christophe Pierrat
  • Patent number: 6646722
    Abstract: A multi-image reticle used to form integrated circuitry comprises a two dimensional array of spaced images arranged in a matrix of controllably spaced rows and columns of images on a single reticle. No rotation of the reticle is required to expose various levels of circuitry on a semiconductor wafer. The wafer is held in a stepper device, which controllably positions the wafer under the desired image of the mask for exposure of a resist on the wafer. A movable aperture controls exposure through a selected image or mask pattern on the reticle. By controlling which image is used, and accurately positioning the wafer via the stepper, multiple images are accurately registered, leading to improvement in dimensions of circuitry and other structures formed on the wafer.
    Type: Grant
    Filed: July 16, 2002
    Date of Patent: November 11, 2003
    Assignee: Micron Technology, Inc.
    Inventor: Christophe Pierrat
  • Publication number: 20030208728
    Abstract: A method of modeling an edge profile for a layer of material is provided. The layer of material can include a resist and/or an etch. In this method, multiple models can be generated, wherein at least two models correspond to different elevations on the wafer. Each model includes an optical model, which has been calibrated using test measurements at the respective elevations. In this manner, an accurate edge profile can be quickly created using the multiple models. Based on the edge profile, layout, mask, and/or process conditions can be modified to improve wafer printing.
    Type: Application
    Filed: May 1, 2002
    Publication date: November 6, 2003
    Applicant: Numerical Technologies, Inc.
    Inventor: Christophe Pierrat
  • Patent number: 6635393
    Abstract: A conductive blank enables election beam (e-beam) patterning rather than optical patterning for the phase level etch of a phase-shifting mask (PSM) photomask. The conductive blank includes a conductive layer between a chrome (pattern) layer and a quartz substrate. The chrome layer is patterned with in-phase and phased features, and then is recoated with a resist layer. An e-beam exposure tool exposes the resist layer over the phased features. The still intact conductive layer under the chrome layer dissipates any charge buildup in the resist layer during this process. A phase level etch then etches through the conductive layer and creates a pocket in the quartz. A subsequent isotropic etch through both the in-phase and phased features removes the conductive layer at the in-phase features and improves exposure radiation transmission intensity. Alternatively, a visually transparent conductive layer can be used, eliminating the need to etch through the in-phase features.
    Type: Grant
    Filed: March 23, 2001
    Date of Patent: October 21, 2003
    Assignee: Numerical Technologies, Inc.
    Inventor: Christophe Pierrat
  • Publication number: 20030192013
    Abstract: One embodiment of the invention provides a system that simulates effects of a manufacturing process on an integrated circuit to enhance process latitude and/or reduce layout size. During operation, the system receives a representation of a target layout for the integrated circuit, wherein the representation defines a plurality of shapes that comprise the target layout. Next, the system simulates effects of the manufacturing process on the target layout to produce a simulated printed image for the target layout. The system then identifies problem areas in the specification that no not meet a specification. Next, the system moves corresponding shapes in the target layout to produce a new target layout for the integrated circuit, so that a simulated printed image of the new target layout meets the specification.
    Type: Application
    Filed: April 5, 2002
    Publication date: October 9, 2003
    Applicant: Numerical Technologies, Inc.
    Inventors: Michel Luc Cote, Philippe Hurat, Christophe Pierrat