Patents by Inventor Kwang Soo Kim

Kwang Soo Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190198608
    Abstract: Disclosed is a transistor including a substrate, first and second type wells in contact with each other on the substrate; and a breakdown voltage improving region including vertical high concentration doped regions according to first and second types vertically in contact from upper surfaces of the first and second type wells to an upper surface of the substrate in a portion where the first and second type wells are in contact with each other.
    Type: Application
    Filed: October 12, 2017
    Publication date: June 27, 2019
    Applicant: SOGANG UNIVERSITY RESEARCH FOUNDATION
    Inventors: Kwang Soo KIM, Dong Woo BAE
  • Patent number: 10332611
    Abstract: A three-dimensional semiconductor memory device including a substrate including a first connection region, a second connection region, and a cell array region disposed between the first and second connection regions. The memory device further includes an electrode structure including a plurality of electrodes vertically stacked on the substrate, wherein each of the electrodes has a pad exposed on the first connection region, and a dummy electrode structure disposed adjacent to the electrode structure and including a plurality of dummy electrodes vertically stacked on the substrate. Each dummy electrode has a dummy pad exposed on the second connection region. The electrode structure includes a first stair structure and a second stair structure which each includes the pads of the electrodes exposed on the first connection region. The first stair structure extends along a first direction, and the second stair structure extends along a second direction that crosses the first direction.
    Type: Grant
    Filed: October 5, 2017
    Date of Patent: June 25, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwang-Soo Kim, Heonkyu Lee
  • Publication number: 20190157297
    Abstract: A vertical semiconductor device includes odd and even cell blocks, and odd and even block pad structures. Each of the odd cell blocks includes first conductive line structures including conductive lines and insulation layers alternatively stacked in a first direction. Each of the even cell blocks includes second conductive line structures having substantially the same shape as the first conductive line structures. The odd block pad structure is connected to first edge portions of the first conductive line structures. The even block pad structure is connected to second edge portions, opposite the first edge portions, of the second conductive line structures. Each of the odd cell blocks and the even cell blocks has a first width in a third direction. Each of the odd and even block pad structures is formed on a region of a substrate having a second width greater than the first width in the third direction.
    Type: Application
    Filed: January 30, 2019
    Publication date: May 23, 2019
    Inventors: KWANG-SOO KIM, TAE-SEOK JANG
  • Patent number: 10291090
    Abstract: A motor assembly having an internal channel passing an interior of a rotor, and a method for producing the same are provided. The motor assembly includes an adhesive flowing along the internal channel, and the rotor can be firmly coupled and improving durability and production efficiency of the rotor.
    Type: Grant
    Filed: June 3, 2015
    Date of Patent: May 14, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young Kwan Kim, Byung Ryel In, Deok Jin Kim, Kwang Soo Kim, Jong Jin Park, Myung Bae Bang, Keun Young Yoon
  • Publication number: 20190139985
    Abstract: A three-dimensional semiconductor device is provided including main separation structures disposed on a substrate, and extending in a first direction, parallel to a surface of the substrate; gate electrodes disposed between the main separation structures; a first secondary separation structure penetrating through the gate electrodes, between the main separation structures, and including a first linear portion and a second linear portion, having end portions opposing each other; and second secondary separation structures disposed between the first secondary separation structure and the main separation structures, and penetrating through the gate electrodes. The second secondary separation structures have end portions opposing each other between the second linear portion and the main separation structures.
    Type: Application
    Filed: June 22, 2018
    Publication date: May 9, 2019
    Inventors: Kwang Soo KIM, Young Jin JUNG, Jae Duk LEE
  • Patent number: 10241723
    Abstract: A memory card includes first and second groups of terminals, at least one controller, and first and second nonvolatile memories. The first group of terminals are adjacent to an edge at an insertion side of a substrate and include a first power terminal to provide a first voltage. The second group of terminals is spaced farther apart from the edge at the insertion side than the first group of terminals and includes a second power terminal to provide a second voltage. The at least one memory controller is connected to the first and second groups of terminals, and the first and second nonvolatile memories are independently connected to the at least one controller. The at least one controller simultaneously accesses the first nonvolatile memory and the second nonvolatile memory when the first group of terminals and the second group of terminals are connected to an external host.
    Type: Grant
    Filed: July 18, 2017
    Date of Patent: March 26, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: In-Jae Lee, Kwang-Soo Kim, Hyong-Woo Yu
  • Patent number: 10229929
    Abstract: Disclosed is a semiconductor memory device may include a substrate including a cell array region and a contact region and a stacking structure including a plurality of insulating layers and a plurality of gate electrodes alternately stacked on the substrate. The stacking structure may include a stepwise structure in the contact region. Ones of the plurality of gate electrodes may include a respective pad unit that comprises a step of the stepwise structure. At least one of the pad units may include a base pad and a protrusion pad on the base pad. The protrusion pad may be between and spaced apart from two edges of a surface of the base pad that are perpendicular to an extension direction of the respective gate electrode.
    Type: Grant
    Filed: July 18, 2017
    Date of Patent: March 12, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kwang-Soo Kim, Se Mee Jang
  • Patent number: 10224341
    Abstract: A vertical semiconductor device includes odd and even cell blocks, and odd and even block pad structures. Each of the odd cell blocks includes first conductive line structures including conductive lines and insulation layers alternatively stacked in a first direction. Each of the even cell blocks includes second conductive line structures having substantially the same shape as the first conductive line structures. The odd block pad structure is connected to first edge portions of the first conductive line structures. The even block pad structure is connected to second edge portions, opposite the first edge portions, of the second conductive line structures. Each of the odd cell blocks and the even cell blocks has a first width in a third direction. Each of the odd and even block pad structures is formed on a region of a substrate having a second width greater than the first width in the third direction.
    Type: Grant
    Filed: June 29, 2017
    Date of Patent: March 5, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwang-Soo Kim, Tae-Seok Jang
  • Publication number: 20190051599
    Abstract: A semiconductor device comprises a peripheral circuit region provided on a first substrate and including circuit devices and a contact plug extending on the first substrate in a vertical direction; a memory cell region provided on a second substrate disposed above the first substrate and including memory cells; and a through insulating region penetrating through the second substrate on the contact plug and covering an upper surface of the contact plug.
    Type: Application
    Filed: February 22, 2018
    Publication date: February 14, 2019
    Inventors: Gang Zhang, Kwang Soo Kim, Won Bong Jung
  • Publication number: 20190043886
    Abstract: A memory device includes a plurality of gate electrode layers stacked on a substrate, a plurality of channel layers penetrating the plurality of gate electrode layers, a gate insulating layer between the plurality of gate electrode layers and the plurality of channel layers, and a common source line on the substrate adjacent to the gate electrode layers. The common source line includes a first part and a second part that are alternately arranged in a first direction and have different heights in a direction vertical to a top surface of the substrate. The gate insulating layer includes a plurality of vertical parts and a horizontal part. The plurality of vertical parts surrounds corresponding ones of the plurality of channel layers. The horizontal part extends parallel to a top surface of the substrate.
    Type: Application
    Filed: October 2, 2018
    Publication date: February 7, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kwang Soo KIM, Shin Hwan KANG, Jae Hoon JANG, Kohji KANAMORI
  • Patent number: 10199282
    Abstract: Disclosed are an inspection apparatus and a method of manufacturing a semiconductor device using the same. The inspection apparatus includes a stage configured to receive a substrate, an objective lens on the stage and configured to enlarge the substrate optically, an ocular lens on the objective lens and configured to form at its image plane an image of the substrate, and a plurality of sensors above the ocular lens and in the image plane of the ocular lens.
    Type: Grant
    Filed: June 19, 2017
    Date of Patent: February 5, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Won Park, Jeong-Su Ha, Sangbong Park, Kwang Soo Kim, Byeong Kyu Cha
  • Publication number: 20190025226
    Abstract: An imaging apparatus includes an illumination light source to output an illumination light, an illumination optical system to transmit the illumination light toward a sample, an imaging optical system to transmit light reflected from the sample, a stage to move the sample in a predetermined transfer direction, and a photographing unit to receive the reflected light. The imaging apparatus may include one or more diffraction grids located at conjugate focal planes of the sample. The operation of the photographing unit may be synchronized with a movement of the sample by the stage to obtain an image in accordance with a time delay integration method.
    Type: Application
    Filed: July 17, 2018
    Publication date: January 24, 2019
    Inventors: Akio ISHIKAWA, Ken OZAWA, Kwang-Soo KIM, Sean PARK, Mitsunori NUMATA
  • Publication number: 20180374869
    Abstract: A semiconductor device includes a plurality of channel structures on a substrate, each channel structure extending in a first direction perpendicular to the substrate, and having a gate insulating layer and a channel layer, a common source extension region including a first semiconductor layer having an n-type conductivity between the substrate and the channel structures, a plurality of gate electrodes on the common source extension region and spaced apart from each other on a sidewall of each of the channel structures in the first direction, and a common source region on the substrate in contact with the common source extension region and including a second semiconductor layer having an n-type conductivity, wherein the gate insulating layer of each of the channel structures extends to cover an upper surface and at least a portion of a bottom surface of the common source extension region.
    Type: Application
    Filed: May 31, 2018
    Publication date: December 27, 2018
    Inventors: Kwang-soo KIM, Yong-seok KIM, Tae-hun KIM, Min-kyung BAE, Jae-hoon JANG, Kohji KANAMORI
  • Publication number: 20180358374
    Abstract: A vertical memory device includes a gate structure including a plurality of gate electrode layers stacked on a substrate, a plurality of channel structures penetrating through the gate structure and extending in a direction perpendicular to an upper surface of the substrate, a common source line penetrating the gate structure and extending in a first direction, a metal line extended above the common source line in the first direction, and a plurality of connection portions interposed between the metal line and the common source line.
    Type: Application
    Filed: January 11, 2018
    Publication date: December 13, 2018
    Inventors: Kwang Soo KIM, Hyun Suk KIM, Soon Hyuk HONG, Doo Hee HWANG
  • Patent number: 10134752
    Abstract: A memory device includes a plurality of gate electrode layers stacked on a substrate, a plurality of channel layers penetrating the plurality of gate electrode layers, a gate insulating layer between the plurality of gate electrode layers and the plurality of channel layers, and a common source line on the substrate adjacent to the gate electrode layers. The common source line includes a first part and a second part that are alternately arranged in a first direction and have different heights in a direction vertical to a top surface of the substrate. The gate insulating layer includes a plurality of vertical parts and a horizontal part. The plurality of vertical parts surrounds corresponding ones of the plurality of channel layers. The horizontal part extends parallel to a top surface of the substrate.
    Type: Grant
    Filed: December 29, 2016
    Date of Patent: November 20, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kwang Soo Kim, Shin Hwan Kang, Jae Hoon Jang, Kohji Kanamori
  • Publication number: 20180323075
    Abstract: Processing methods may be performed to form recesses in a semiconductor substrate. The methods may include oxidizing an exposed silicon nitride surface on a semiconductor substrate within a processing region of a semiconductor processing chamber. The methods may include forming an inert plasma within the processing region of the processing chamber. Effluents of the inert plasma may be utilized to modify the oxidized silicon nitride. A remote plasma may be formed from a fluorine-containing precursor to produce plasma effluents. The methods may include flowing the plasma effluents to the processing region of the semiconductor processing chamber. The methods may also include removing the modified oxidized silicon nitride from the semiconductor substrate.
    Type: Application
    Filed: July 16, 2018
    Publication date: November 8, 2018
    Applicant: Applied Materials, Inc.
    Inventors: Jungmin Ko, Tom Choi, Nitin Ingle, Kwang-Soo Kim, Theodore Wou
  • Patent number: 10107209
    Abstract: An engine having improved volumetric efficiency may include a cylinder, an intake valve, a piston, an exhaust valve and a crankshaft. The cylinder may include a cylinder bore. The intake valve may be configured to introduce a fuel and an air into the cylinder bore. The piston may be slidably arranged in the cylinder bore. The piston may be configured to convert an explosive power of an exhaust gas, which may be generated by combusting the fuel, into a linear driving force. The exhaust valve may be configured to exhaust the exhaust gas from the cylinder bore. The crankshaft may be connected with the piston to convert the linear driving force into a rotary driving force. The intake valve and the exhaust valve may be simultaneously opened within a rotation angle of about 3° to about 12° of the crankshaft.
    Type: Grant
    Filed: March 25, 2015
    Date of Patent: October 23, 2018
    Assignee: DOOSAN INFRACORE CO., LTD.
    Inventors: Kwang-Soo Kim, Ja-Yun Cho
  • Patent number: 10098515
    Abstract: A vacuum cleaner having an improved structure capable of enhancing suction performance includes a suction unit provided in a main body, the suction unit including an impeller disposed to suck air by rotating about an axis thereof, and a diffuser disposed to guide air discharged from the impeller. The diffuser includes an inner casing, an outer casing disposed to be spaced apart from an outer circumference of the inner casing and to form a path through which the air discharged from the impeller flows, and a plurality of vanes disposed at the inner casing to guide the air discharged from the impeller to the path, and the plurality of vanes protrude toward the outer casing to cross at least a part of the path.
    Type: Grant
    Filed: April 24, 2015
    Date of Patent: October 16, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Tae Sang Park, Myung Bae Bang, Kwang Soo Kim, Jong Jin Park, Hyeon Joon Oh, Seung Yeol Lee, Byung Ryel In
  • Publication number: 20180240623
    Abstract: Provided are an emergency stop apparatus including a switch unit installed in a work space, electrically connected to a facility, and operable by pulling and a wire which is disposed in the work space so that tension is applied and of which at least one side is detachably mounted on the switch unit and an emergency stop method for quickly stopping the facility at a desired position within the work space in a manner of pulling or pushing the wire.
    Type: Application
    Filed: January 29, 2018
    Publication date: August 23, 2018
    Inventors: Kwang Soo KIM, Jong Gwon CHOI, Hyun Sik YUN, Joo Hyeok BAEK
  • Patent number: 10026621
    Abstract: Processing methods may be performed to form recesses in a semiconductor substrate. The methods may include oxidizing an exposed silicon nitride surface on a semiconductor substrate within a processing region of a semiconductor processing chamber. The methods may include forming an inert plasma within the processing region of the processing chamber. Effluents of the inert plasma may be utilized to modify the oxidized silicon nitride. A remote plasma may be formed from a fluorine-containing precursor to produce plasma effluents. The methods may include flowing the plasma effluents to the processing region of the semiconductor processing chamber. The methods may also include removing the modified oxidized silicon nitride from the semiconductor substrate.
    Type: Grant
    Filed: November 14, 2016
    Date of Patent: July 17, 2018
    Assignee: APPLIED MATERIALS, INC.
    Inventors: Jungmin Ko, Tom Choi, Nitin Ingle, Kwang-Soo Kim, Theodore Wou