Patents by Inventor Myung Koo

Myung Koo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7892704
    Abstract: A mask for silicon crystallization capable of minimizing the number of grain boundaries in crystallized silicon, a method for crystallizing silicon using the mask, and a display device are presented. The mask includes a group of slits that are inclined at a predetermined angle with respect to a scan direction and a group of slits including slits inclined at a predetermined angle with respect to the former group of slits. The groups of slits are separated by an interval along the scan direction, and the substrate and/or mask is moved by the interval between irradiation by laser through the slits. Further, there are provided a method for crystallizing silicon using the mask and a display device. By reducing the number of grain boundaries that extend horizontally or vertically on the substrate, the invention obviates a design limitation associated with the directional anisotropy in sequential lateral solidification (SLS) technique.
    Type: Grant
    Filed: January 12, 2007
    Date of Patent: February 22, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myung Koo Kang, Soong Yong Joo
  • Publication number: 20110033991
    Abstract: A thin film transistor array panel includes a substrate, a data line and a gate electrode formed on the substrate, a insulating layer formed on the data line and the gate electrode, a semiconductor layer formed on the insulating layer, a drain electrode and a source electrode formed on the semiconductor layer, a passivation layer formed on the drain electrode and the source electrode including a first contact hole to expose a portion of the data line, a second contact hole to expose a portion of the source electrode, a third contact hole to expose a portion of the drain electrode, and a fourth contact hole to expose a portion of gate electrode, a first connector formed on the passivation layer and connected to the data line and the source electrode through the first contact hole and the second contact hole, a gate line formed on the passivation layer and connected to the gate electrode through the fourth contact hole, and a pixel electrode connected to the drain electrode through the third contact hole.
    Type: Application
    Filed: October 21, 2010
    Publication date: February 10, 2011
    Inventor: Myung-Koo HUR
  • Patent number: 7879700
    Abstract: A silicon crystallization system includes a beam generator generating a laser beam, first and second optical units for controlling the laser beam from the beam generator; and a stage for mounting a panel including an amorphous silicon layer to be polycrystallized by the laser beam from the optical units. The first optical unit makes the laser beam have a transverse edge and a longitudinal edge longer than the transverse edge, and the second optical unit makes the laser beam have a transverse edge and a longitudinal edge shorter than the transverse edge.
    Type: Grant
    Filed: February 24, 2004
    Date of Patent: February 1, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ui-Jin Chung, Dong-Byum Kim, Su-Gyeong Lee, Myung-Koo Kang, Hyun-Jae Kim
  • Patent number: 7880169
    Abstract: A display apparatus includes a gate electrode, a first insulating layer pattern formed over the gate electrode, a second insulating layer pattern formed over the first insulating layer pattern, exposing a portion of the first insulating layer, a semiconductor film pattern formed over the second insulating layer pattern and over the first insulating layer pattern, an impurity-doped semiconductor film pattern formed on the semiconductor film pattern, wherein the impurity-doped semiconductor film pattern contacts the top surface of the semiconductor film pattern and exposes a portion of the semiconductor film pattern formed over the gate electrode, a source electrode and a drain electrode each formed over a portion of the impurity doped semiconductor film pattern, a protection film pattern formed over the source electrode and the drain electrode in a TFT area, the protection film pattern having a contact hole over the drain electrode, a pixel electrode pattern formed on the protection film pattern and_electrical
    Type: Grant
    Filed: January 5, 2009
    Date of Patent: February 1, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Myung-Koo Hur
  • Patent number: 7858450
    Abstract: An optic mask for crystallizing amorphous silicon comprises a first slit region including a plurality of slits regularly arranged for defining incident region of laser beam, wherein the slits of the first slit region are formed to slope by a predetermined angle to the direction of transfer of the optic mask in crystallization process, and wherein the slits of the first slit region includes a first slit having a first length and a second slit having a second length which is longer than the first length.
    Type: Grant
    Filed: January 5, 2005
    Date of Patent: December 28, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ui-Jin Chung, Myung-Koo Kang, Jae-Bok Lee
  • Patent number: 7855757
    Abstract: The present invention provides a liquid crystal display (“LCD”), a method of manufacturing the same, and a method of repairing the same capable of obtaining a wide viewing angle and improving a success ratio of repair. The LCD includes a gate line, a first data line intersecting the gate line, a thin film transistor (“TFT”) connected with the gate line and the first data line, a pixel electrode connected with the TFT, a first conductive pattern partially overlapping with a first end of the pixel electrode, a second conductive pattern partially overlapping with a second end of the pixel electrode, and a storage capacitor, wherein at least one of the first conductive pattern and the second conductive pattern partially overlaps with the first data line adjacent to the first end of the pixel electrode and a second data line adjacent to the second end of the pixel electrode, respectively.
    Type: Grant
    Filed: July 26, 2007
    Date of Patent: December 21, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jong-Hyuk Lee, Beom-Jun Kim, Sung-Man Kim, Bong-Jun Lee, Shin-Tack Kang, Hyeong-Jun Park, Yu-Jin Kim, Jong-Hwan Lee, Myung-Koo Hur, Jong-Oh Kim, Hong-Woo Lee
  • Patent number: 7846784
    Abstract: A method of manufacturing a thin film transistor array panel includes forming a gate line including a gate electrode on a substrate, forming a gate insulating layer on the gate line, forming a semiconductor layer on the gate insulating layer, forming an ohmic contact layer on the semiconductor layer, and forming a data line including a source electrode and a drain electrode on the ohmic contact layer. The method further includes depositing a conductive film on the data line and the drain electrode, forming a first photoresist on the conductive film, etching the conductive film using the first photoresist as a mask to form a pixel electrode at least connected to the drain electrode, depositing a passivation layer, and removing the first photoresist to form a passivation member.
    Type: Grant
    Filed: February 3, 2006
    Date of Patent: December 7, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Beom-Jun Kim, Sun-Ok Song, Myung-Koo Hur
  • Patent number: 7843522
    Abstract: A thin film transistor array panel includes a substrate, a data line and a gate electrode formed on the substrate, a insulating layer formed on the data line and the gate electrode, a semiconductor layer formed on the insulating layer, a drain electrode and a source electrode formed on the semiconductor layer, a passivation layer formed on the drain electrode and the source electrode including a first contact hole to expose a portion of the data line, a second contact hole to expose a portion of the source electrode, a third contact hole to expose a portion of the drain electrode, and a fourth contact hole to expose a portion of gate electrode, a first connector formed on the passivation layer and connected to the data line and the source electrode through the first contact hole and the second contact hole, a gate line formed on the passivation layer and connected to the gate electrode through the fourth contact hole, and a pixel electrode connected to the drain electrode through the third contact hole.
    Type: Grant
    Filed: July 3, 2006
    Date of Patent: November 30, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Myung-Koo Hur
  • Publication number: 20100264417
    Abstract: A thin-film transistor array panel and a manufacturing method thereof are provided for one or more embodiments. The thin-film transistor array panel may include: a substrate; a gate electrode formed on the substrate; a gate insulating layer formed on the gate electrode; a source electrode and a drain electrode formed on the gate insulating layer; and a flatness layer formed on the source electrode and the drain electrode, wherein the drain electrode has a higher height than the flatness layer.
    Type: Application
    Filed: November 17, 2009
    Publication date: October 21, 2010
    Inventors: Yeo-Geon Yoon, Myung-Koo Hur, Sang-Gun Choi, Joo-Han Kim, Cheol-Gon Lee, Jung-Suk Bang
  • Patent number: 7816683
    Abstract: In an array substrate and a display apparatus, a gate line receives a gate pulse during a present 1H period and a data line receives a pixel voltage having a polarity inverted at every frame. When a thin film transistor is turned on in response to the gate pulse during the present 1H period, a pixel electrode receives the pixel voltage through the thin film transistor during the present 1H period. A pre-charging part pre-charges the pixel electrode to a common voltage that is a reference voltage of the pixel voltage in response to a previous gate pulse during a previous 1H period.
    Type: Grant
    Filed: August 15, 2007
    Date of Patent: October 19, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Bong-Jun Lee, Myung-Koo Hur, Sung-Man Kim, Hong-Woo Lee
  • Patent number: 7808267
    Abstract: The present invention relates to a module and method for detecting a defect of a thin film transistor (TFT) substrate, which can detect disconnection of a gate line of the TFT substrate having gate drivers provided with a dual structure in which the gate drivers are provided at both sides of the gate lines. There is provided a module and method for detecting a defect of a TFT substrate, wherein gate lines are separated into two portions by cutting a central region of the gate lines, gate power is supplied to the gate lines of which central portions are cut through gate drivers provided at both sides of the gate lines, and a signal of a negative voltage level is supplied to data lines, so that disconnection of the gate lines can be detected.
    Type: Grant
    Filed: July 26, 2007
    Date of Patent: October 5, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hong Woo Lee, Myung Koo Hur, Jong Hwan Lee, Sung Man Kim, Jong Hyuk Lee
  • Patent number: 7804097
    Abstract: A liquid crystal display device comprises at least two insulating layers formed on a first conductive layer, a second conductive layer formed between the at least two insulating layers, a first contact hole penetrating an upper insulating layer of the at least two insulating layers on the second conductive layer, a second contact hole penetrating the at least two insulating layers and exposing a portion of the first conductive layer, and a contact part comprising a bridge electrode formed of a third conductive layer for connecting the first and second conductive layers through the first and second contact holes. The second contact hole comprises an internal hole penetrating the at least two insulating layers and an external hole surrounding the internal hole forming in the upper insulating layers.
    Type: Grant
    Filed: November 21, 2006
    Date of Patent: September 28, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Shin Tack Kang, Jeong Il Kim, Jong Hyuk Lee, Yu Jin Kim, Hyang Shik Kong, Myung Koo Hur, Sung Man Kim
  • Publication number: 20100225842
    Abstract: A liquid crystal display includes; first sub-pixel electrodes and second sub-pixel electrodes, a plurality of first thin film transistors connected to the first sub-pixel electrode, a plurality of second thin film transistors connected to the second sub-pixel electrode, a plurality of third thin film transistors connected to the second sub-pixel electrode, a plurality of first gate lines connected to the first and second thin film transistors, a plurality of data lines connected to the first and second thin film transistors, a plurality of second gate lines connected to the third thin film transistors, and a capacitor electrode line including a capacitor electrode which is vertically aligned the drain electrodes of the third thin film transistors, wherein the capacitor electrode line is applied with a voltage that is less than a minimum value of a voltage applied to the data line or more than a maximum value thereof.
    Type: Application
    Filed: August 3, 2009
    Publication date: September 9, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Myung-Koo HUR, Cheol-Gon LEE, Yoon-Sung UM
  • Patent number: 7791076
    Abstract: A thin film transistor and a liquid crystal display, in which a gate electrode is formed to include at least one portion extending in a direction perpendicular to a gain growing direction in order to make electrical charge mobility of TFTs uniform without increasing the size of the driving circuit. A thin film transistor according to the present invention includes a semiconductor pattern a thin film of poly-crystalline silicon containing grown grains on the insulating substrate. The semiconductor pattern includes a channel region and source and drain regions opposite with respect to the channel region. A gate insulating layer covers the semiconductor pattern. On the gate insulating layer, a gate electrode including at least one portion extending in a direction crossing the growing direction of the grains and overlapping the channel region is formed.
    Type: Grant
    Filed: May 20, 2009
    Date of Patent: September 7, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myung-Koo Kang, Hyun-Jae Kim, Sook-Young Kang, Woo-Suk Chung
  • Patent number: 7781765
    Abstract: A mask for forming polysilicon has a first slit region where a plurality of horizontal slit patterns are arranged in the vertical direction while bearing the same width, a second slit region where a plurality of horizontal slit patterns are arranged in the vertical direction while baring the same width, a third slit region where a plurality of horizontal slit patterns are arranged in the vertical direction while bearing the same width, and a fourth slit region where a plurality of horizontal slit patterns are arranged in the vertical direction while bearing the same width. The slit patterns arranged at the first to fourth slit regions are sequentially enlarged in width in the horizontal direction in multiple proportion to the width d of the slit pattern at the first slit region. The centers of the slit patterns arranged at the first to fourth slit regions in the horizontal direction are placed at the same line.
    Type: Grant
    Filed: April 19, 2007
    Date of Patent: August 24, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myung-Koo Kang, Hyun-Jae Kim, Sook-Young Kang
  • Publication number: 20100194296
    Abstract: Provided is a light-emitting diode (LED) fluorescent lamp using as light sources a plurality of LEDs, which are eco-friendly and can contribute to power conservation. The LED fluorescent lamp includes an LED array including a plurality of LEDs connected in series; first through fourth connection pins; first through fourth capacitors connected to the first through fourth connection pins, respectively; a first diode having an anode connected to a second end of the first capacitor and a cathode connected to a first end of the LED array; a second diode having an anode connected to a second end of the LED array and a cathode connected to a second end of the second capacitor; a third diode having an anode connected to the second end of the LED array and a cathode connected to a second end of the third capacitor; and a fourth diode having an anode connected to a second end of the fourth capacitor and a cathode connected commonly to the first end of the LED array and the cathode of the first diode.
    Type: Application
    Filed: November 3, 2009
    Publication date: August 5, 2010
    Applicants: Kumho Electric Inc.
    Inventor: Myung Koo PARK
  • Publication number: 20100171123
    Abstract: A display apparatus includes a gate electrode, a first insulating layer pattern formed over the gate electrode, a second insulating layer pattern formed over the first insulating layer pattern, exposing a portion of the first insulating layer, a semiconductor film pattern formed over the second insulating layer pattern and over the first insulating layer pattern, an impurity-doped semiconductor film pattern formed on the semiconductor film pattern, wherein the impurity-doped semiconductor film pattern contacts the top surface of the semiconductor film pattern and exposes a portion of the semiconductor film pattern formed over the gate electrode, a source electrode and a drain electrode each formed over a portion of the impurity doped semiconductor film pattern, a protection film pattern formed over the source electrode and the drain electrode in a TFT area, the protection film pattern having a contact hole over the drain electrode, a pixel electrode pattern formed on the protection film pattern and_electrical
    Type: Application
    Filed: January 5, 2009
    Publication date: July 8, 2010
    Inventor: Myung-Koo HUR
  • Patent number: 7714820
    Abstract: A thin film transistor array panel is provided, which includes: a display cell array circuit including a plurality of gate lines, a plurality of data lines, a plurality of thin film transistors, and a plurality of pixel electrodes; a gate driving circuit supplying gate signals to the gate lines; and a signal line connected to the gate driving circuit and including first and second line segments separated from each other and a connection member connected to the first and second line segments through at least a contact hole exposing at least one of the first and the second line segments.
    Type: Grant
    Filed: June 25, 2004
    Date of Patent: May 11, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myung-Jae Park, Hyang-Shik Kong, Myung-Koo Hur, Jong-Woong Chang, Seong-Young Lee, Dong-Gyu Kim
  • Publication number: 20100096976
    Abstract: A light-emitting diode (LED) fluorescent lamp which can replace a typical fluorescent lamp is provided. The LED fluorescent lamp includes an LED array including a plurality of LEDs connected in series; first through fourth connection pins; first through fourth capacitors connected to the first through fourth connection pins, respectively; a first diode having an commonly connected to second ends of the first and third capacitors and a cathode connected to a first end of the LED array; a second diode having an anode connected to a second end of the LED array and a cathode commonly connected to second ends of the second and fourth capacitors. The LED fluorescent lamp can replace a typical fluorescent lamp without a requirement of the installation of additional equipment or the change of wiring.
    Type: Application
    Filed: May 27, 2009
    Publication date: April 22, 2010
    Applicants: Kumho Electric Inc.
    Inventor: Myung Koo Park
  • Patent number: 7691545
    Abstract: A crystallization mask for laser illumination for converting amorphous silicon into polysilicon is provided, which includes: a plurality of transmissive areas having a plurality of first slits for adjusting energy of the laser illumination passing through the mask; and an opaque area.
    Type: Grant
    Filed: September 19, 2006
    Date of Patent: April 6, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Su-Gyeong Lee, Hyun-Jae Kim, Myung-Koo Kang