METHOD OF FORMING A MIM CAPACITOR FOR CU BEOL APPLICATION
The present invention relates generally to integrated circuits, and particularly, but not by way of limitation, metal-insulator-metal (MIM) capacitors formed within a trench located within a metallization layer and in particular to MIM capacitors for Cu BEOL semiconductor devices.
Latest IBM Patents:
The present invention relates generally to integrated circuits, and particularly, but not by way of limitation, metal-insulator-metal (MIM) capacitors formed within a trench located within a metallization layer and in particular to MIM capacitors for Cu BEOL semiconductor devices.
BACKGROUNDThe information provided below is not admitted to be prior art to the present invention, but is provided solely to assist the understanding of the reader.
Metal-Insulator-Metal Capacitors (MIM Cap) have been integrated in various integrated circuits for applications of analog/logic, analog-to-digital, mixed signal, and radio frequency circuits. The method of fabricating MIM Cap in the current 90 nm technology is described with reference to
The above process of record for integrating MIM Cap into back-end-of-line (BEOL) requires three extra masking and etching steps to form the capacitors, which may increase overall fabrication costs. Also, the capacitor-dielectric damage layer, as shown in
A method of manufacturing a capacitor with a compatible copper process is disclosed in U.S. Pat. No. 6,461914,
Consequently, products containing MIM capacitors formed by conventional methods are economically uncompetitive in view of their high costs and poor performance. Therefore, a need exists for lower-cost MIM capacitors, formed by methods that result in less damage.
Other objects and advantages will become apparent from the following disclosure.
SUMMARY OF THE INVENTIONThe present invention provides a structure and corresponding methods for MIM capacitors in semiconductor devices. An aspect of the present invention provides a metal-insulator-metal (MIM) capacitor for a Cu BEOL semiconductor device comprising a bottom capacitor plate having a trench defined therein; a top capacitor plate disposed within said trench; a capacitor dielectric disposed between said capacitor plates within said trench; a first electrode electrically connected to said bottom plate; and a second electrode electrically connected to said top plate.
According to a preferred aspect, the inventive MIM capacitor further comprises a Cu diffusion barrier formed on said bottom plate and disposed between said bottom plate and said dielectric. According to a more preferred aspect, the Cu diffusion barrier is formed of CoWP.
According to an aspect the bottom capacitor plate is a metal selected from the group consisting of copper, aluminum, or other electrical conductive materials. Acording to a preferred aspect, the bottom capacitor plate is copper.
According to an aspect the inventive MIM capacitor comprises a capacitor dielectric disposed between two regions of metallization. According to an aspect, the capacitor dielectric is selected from the group consisting of oxide-nitride-oxide, SiO2, TaO5, PSiNxSi3N4, SiON, SiC, TaO2, ZrO2, HfO2, Al2O3, and combination thereof. According to a preferred aspect, the capacitor dielectric preferably comprises high-k materials, eg. TaO5, TaO2, ZrO2, HfO2.
According to an aspect the top plate of the inventive MIM capacitor is a metal selected from the group consisting of copper, Ta, TaN, Ti, TiN, TiSiN, W, Ru, Al, alloys thereof, and mixtures thereof. According to a preferred aspect, the top capacitor plate preferably comprises copper.
According to an aspect the first and second electrodes of the inventive MIM capacitor are formed from a metal selected from the group consisting of copper, Al, AlCu, Ti, TiN, Ta, TaN, W, WN, MoN, Pt, Pd, Os, Ru, IrO2, ReO2, ReO3, alloys thereof and mixtures thereof. According to a preferred aspect, the first and second electrodes are formed of the same metal. According to a more preferred aspect, the electrodes are formed from copper.
According to an aspect the present invention provides a method of fabricating a MIM capacitor for a Cu BEOL semiconductor device. According to an aspect the method comprises providing a semiconductor wafer; providing a first dielectric layer on said wafer; forming a first metallization in said dielectric, wherein an upper surface of said first metallization and an upper surface of said first dielectric form a substantially coplanar surface; forming a dielectric film on said coplanar surface; masking and etching a trench through said film into said first metallization; forming an intermetal dielectric layer over said first metallization in said trench; forming a second metalization over said intermetal dielectric in said trench wherein an upper surface of said second metallization and an upper surface of said first dielectric form a substantially coplanar surface; forming a layer of a second dielectric on said coplanar surface; forming a first electrode in said second dielectric in electrical contact with said first metallization; and forming a second electrode in said second dielectric in electrical contact with said second metallization.
According to a preferred aspect, the inventive method of fabricating an MIM capacitor further comprises forming a Cu diffusion barrier on said first metallization and disposed between said first metallization and said intermetal dielectric. According to a more preferred aspect, the Cu diffusion barrier is formed of CoWP.
According to an aspect, the present invention provides an MIM capacitor fabricated according to the inventive method.
Still other aspects and advantages of the present invention will become readily apparent by those skilled in the art from the following detailed description, wherein it is shown and described preferred embodiments of the invention, simply by way of illustration of the best mode contemplated of carrying out the invention. As will be realized the invention is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, without departing from the invention. Accordingly, the description is to be regarded as illustrative in nature and not as restrictive.
BRIEF DESCRIPTION OF THE DRAWINGSThe invention is best understood from the following detailed description when read in connection with the accompanying drawing. It is emphasized that, according to common practice, the various features of the drawing are not to scale. On the contrary, the dimensions of the various features are arbitrarily expanded or reduced for clarity. Included in the drawing are the following figures:
It is to be noted, however, that the appended drawings illustrate only typical embodiments of this invention and are therefore not to be considered limiting of its scope, for the invention may admit to other equally effective embodiments.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTReference is made to the figures to illustrate selected embodiments and preferred modes of carrying out the invention. It is to be understood that the invention is not hereby limited to those aspects depicted in the figures. It is understood that similar numerals in the various figures refer to equivalent features.
With reference to
Referring to
Referring to
Referring to
Following application of the capacitor dielectric, the various dielectric surfaces may be coated with a thin layer of a conductive seed material, such as, but not limited to Cu and Ru. The application may be performed by standard techniques, including, but not limited to, PVD, CVD, or ALD deposition technologies. The optional seed layer is not indicated in the figure.
A conductive layer 907 of a metal or alloy such as, but not limited to Ta, TaN, Ti, TiN, TiSiN, W, Ru, Cu, Al, and mixtures thereof is deposited on top of the wafer. The deposition methods may be, but is not limited to, PVD, CVD, electroplating, electroless plating, and spin-on processes. Preferably, the thickness of the conductive layer is between 200 and 10,000 Å. Layer 907 may be termed the top capacitor plate or the second metallization.
Referring to
The process is completed in
It will, therefore, be appreciated by those skilled in the art having the benefit of this disclosure that this invention is capable of producing a MIM capacitor for Cu BEOL application. Although the illustrative embodiments of the invention are drawn from the semiconductor arts, the invention is not intrinsically limited to that art. Furthermore, it is to be understood that the form of the invention shown and described is to be taken as presently preferred embodiments. Various modifications and changes may be made to each and every processing step as would be obvious to a person skilled in the art having the benefit of this disclosure. It is intended that the following claims be interpreted to embrace all such modifications and changes and, accordingly, the specification and drawings are to be regarded in an illustrative rather than a restrictive sense. Moreover, it is intended that the appended claims be construed to include alternative embodiments.
INCORPORATION BY REFERENCEAll publications, patents, and pre-grant patent application publications cited in this specification are herein incorporated by reference, and for any and all purposes, as if each individual publication or patent application were specifically and individually indicated to be incorporated by reference. In the case of inconsistencies the present disclosure will prevail.
Claims
1. A metal-insulator-metal (MIN) capacitor for a Cu BEOL semiconductor device comprising
- a bottom capacitor plate having a trench defined therein;
- a top capacitor plate disposed within said trench;
- a capacitor dielectric disposed between said capacitor plates within said trench;
- a Cu diffusion barrier formed on said bottom plate and disposed between said bottom plate and said dielectric;
- a first electrode electrically connected to said bottom plate; and
- a second electrode electrically connected to said top plate.
2. (canceled)
3. The MIM capacitor, according to claim 1, wherein said Cu diffusion barrier comprises a conductive material.
4. The MIN capacitor, according to claim 3, wherein said conductive material is a metal selected from the group consisting of CoWP, CoSnP, Pd, Ru, alloys thereof, and mixtures thereof.
5. The MIM capacitor, according to claim 1, further comprising a conductive seed layer interposed between said capacitor dielectric and said top plate.
6. The MIM capacitor, according to claim 5, wherein said conductive seed layer comprises a metal selected from the group consisting of Cu, Ru, alloys thereof and mixtures thereof.
7. The MIM capacitor, according to claim 1, wherein said bottom plate is an electrically conductive material.
8. The MIM capacitor, according to claim 7, wherein said electrically conductive material is a metal selected from the group consisting of copper, aluminum, Al(Cu) alloys, W, Ru, alloys thereof, and mixtures thereof.
9. The MIM capacitor, according to claim 8, wherein said bottom plate is copper.
10. The MIM capacitor, according to claim 1, wherein said capacitor dielectric is selected from the group consisting of oxide-nitride-oxide, SiO2, TaO5, PSiNxSi3N4, SiON, SiC, TaO2, ZrO2, HfO2, Al2O3, and combination thereof.
11. The MIM capacitor, according to claim 1, wherein said top plate is a metal selected from the group consisting of copper, Ta, TaN, Ti, TiN, TiSiN, W, Ru, Al, alloys thereof, and mixtures thereof.
12. The MIM capacitor, according to claim 1, wherein said first and second electrodes are formed from a metal selected from the group consisting of copper, Al, AlCu, Ti, TiN, Ta, TaN, W, WN, MoN, Pt, Pd, Os, Ru, IrO2, ReO2, ReO3, alloys thereof and mixtures thereof.
13-23. (canceled)
Type: Application
Filed: Jan 28, 2005
Publication Date: Aug 3, 2006
Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION (Armonk, NY)
Inventors: Chih-Chao Yang (Poughkeepsie, NY), Timothy Dalton (Ridgefield, CT), Lawrence Clevenger (LaGrangeville, NY), Gerald Matusiewicz (Poughkeepsie, NY)
Application Number: 10/905,973
International Classification: H01L 29/94 (20060101); H01L 27/108 (20060101); H01L 29/00 (20060101);