MIM CAPACITOR IN FINFET STRUCTURE
A FinFET structure which includes: silicon fins on a semiconductor substrate, each silicon fin having two sides and a horizontal surface; sequential layers of a first layer of titanium nitride, a dielectric layer and a second layer of titanium nitride on the sides and horizontal surface of the silicon fins; a polysilicon gate layer over the second layer of titanium nitride on the silicon fins and over the semiconductor substrate such that first and second ends of the silicon fins protrude from the polysilicon layer; spacers adjacent to the polysilicon gate layer; epitaxial silicon over the first and second ends of the silicon fins to form sources and drains, wherein the combination of the first layer of titanium nitride, dielectric layer and second layer of titanium nitride forms a metal-insulator-metal capacitor situated between each silicon fin and the polysilicon layer.
Latest IBM Patents:
This application is a continuation of U.S. patent application Ser. No. 13/768,248 (Attorney docket No. YOR920120142US1), entitled “MIM CAPACITOR IN FINFET STRUCTURE”, filed Feb. 15, 2013, the disclosure of which is incorporated by reference herein.
BACKGROUNDThe present invention relates to FinFET structures and, more particularly, relates to a metal-insulator-metal capacitor fabrication process in a FinFET structure.
Semiconductor circuits typically include both active semiconductor devices, such as but not limited to transistors and diodes, as well as passive devices, such as but not limited to resistors and capacitors. As semiconductor technology has advanced over several decades, both the active semiconductor devices and the passive devices have conventionally been scaled to increasingly smaller dimensions to reduce costs.
Capacitors are one of the fundamental components in today's electronic devices and operate by storing a charge. For example, capacitors are often used in dynamic random access memory (DRAM) and other similar devices.
FinFET devices and FinFET structures are nonplanar devices and structures typically built on a semiconductor on insulator (SOI) substrate. The FinFET devices may comprise a vertical semiconductor fin, rather than a planar semiconductor surface, having a single or double gate wrapped around the fin. In an effort to provide for continued scaling of semiconductor structures to continuously smaller dimensions while maintaining or enhancing semiconductor device performance, the design and fabrication of semiconductor fin devices and semiconductor fin structures has evolved within the semiconductor fabrication art.
BRIEF SUMMARYThe various advantages and purposes of the exemplary embodiments as described above and hereafter are achieved by providing, according to a first aspect of the exemplary embodiments, a a FinFET structure which includes silicon fins on a semiconductor substrate, each silicon fin having two sides and a horizontal surface; sequential layers of a first layer of titanium nitride, a dielectric layer and a second layer of titanium nitride on the sides and horizontal surface of the silicon fins; a polysilicon gate layer over the second layer of titanium nitride on the silicon fins and over the semiconductor substrate such that first and second ends of the silicon fins protrude from the polysilicon layer, the polysilicon layer having a surface that faces each of the first and second ends of the silicon fins; a spacer over each of the two surfaces and a portion of the first and second ends of the silicon fins such that the first and second ends of the silicon fins protrude from the spacers; epitaxial silicon over the first and second ends of the silicon fins to form sources and drains, wherein the combination of the first layer of titanium nitride, dielectric layer and second layer of titanium nitride forms a metal-insulator-metal capacitor situated between each silicon fin and the polysilicon layer.
According to a second aspect of the exemplary embodiments, there is provided a FinFET structure which includes: silicon fins on a semiconductor substrate, each silicon fin having two sides and a horizontal surface; a metal-insulator-metal capacitor on the sides and horizontal surface of the silicon fins comprising sequential layers of a first layer of titanium nitride, a dielectric layer and a second layer of titanium nitride on the sides and horizontal surface of the silicon fins; a polysilicon gate layer over the second layer of titanium nitride on the silicon fins and over the semiconductor substrate such that first and second ends of the silicon fins protrude from the polysilicon layer such that the first and second ends of the silicon fins that protrude from the polysilicon gate layer are devoid of the sequential layers of the first layer of titanium nitride, the dielectric layer and the second layer of titanium nitride, the polysilicon gate layer having a surface that faces each of the first and second ends of the silicon fins; a spacer over each of the two surfaces and a portion of the first and second ends of the silicon fins such that the first and second ends of the silicon fins protrude from the spacers; and epitaxial silicon over the first and second ends of the silicon fins to form sources and drains.
The features of the exemplary embodiments believed to be novel and the elements characteristic of the exemplary embodiments are set forth with particularity in the appended claims. The Figures are for illustration purposes only and are not drawn to scale. The exemplary embodiments, both as to organization and method of operation, may best be understood by reference to the detailed description which follows taken in conjunction with the accompanying drawings in which:
Referring to the Figures in more detail, and particularly referring to
In
Referring now to
Referring now to
Thereafter, a conformal layer of nitride 116 is deposited over the stripes of amorphous silicon 112, as shown in
The conformal layer of nitride 116 is conventionally etched to form sidewall spacers 118, as shown in
Using the spacers 118 as a mask, the substrate is etched to form fins 120 and stripes of oxide 122 on the fins 120 as shown in
Referring now to
In the description of
Referring now to
A metal-insulator-metal (MIM) capacitor now may be fabricated upon the silicon fins 206.
Referring now to
As shown in
Highly doped silicon for the silicon fins 206 and highly doped polysilicon for the polysilicon gate layer 214 are preferred to achieve adequate frequency response and to minimize capacitor resistance.
In a next step, as shown in
In a next process, a spacer is formed on each surface 216 (shown best in
In a next process as shown in
Further semiconductor processing may now take place to finish the FinFET structures 200.
The combination of the first layer of titanium nitride, dielectric layer and second layer of titanium nitride forms a metal-insulator-metal capacitor situated between each silicon fin and the polysilicon layer. The present exemplary embodiments are advantageous in that the MIM capacitor has greater capacitance than a planar capacitor over the same planar area.
It will be apparent to those skilled in the art having regard to this disclosure that other modifications of the exemplary embodiments beyond those embodiments specifically described here may be made without departing from the spirit of the invention. Accordingly, such modifications are considered within the scope of the invention as limited solely by the appended claims.
Claims
1. A FinFET structure comprising:
- silicon fins on a semiconductor substrate, each silicon fin having two sides and a horizontal surface;
- sequential layers of a first layer of titanium nitride, a dielectric layer and a second layer of titanium nitride on the sides and horizontal surface of the silicon fins;
- a polysilicon gate layer over the second layer of titanium nitride on the silicon fins and over the semiconductor substrate such that first and second ends of the silicon fins protrude from the polysilicon layer, the polysilicon layer having a surface that faces each of the first and second ends of the silicon fins;
- a spacer over each of the two surfaces and a portion of the first and second ends of the silicon fins such that the first and second ends of the silicon fins protrude from the spacers;
- epitaxial silicon over the first and second ends of the silicon fins to form sources and drains, wherein the combination of the first layer of titanium nitride, dielectric layer and second layer of titanium nitride forms a metal-insulator-metal capacitor situated between each silicon fin and the polysilicon layer.
2. The FinFET structure of claim 1 wherein the dielectric layer comprises a material that is a high dielectric constant material selected from the group consisting of hafnium oxide (HfO2), aluminum oxide (Al2O3) and lanthanum oxide (La2O3).
3. The FinFET structure of claim 1 further comprising epitaxial silicon between the silicon fins and in contact with the epitaxial silicon over the first and second ends of the silicon fins to form merged sources and drains that connect adjacent sources and drains, respectively.
4. The FinFET structure of claim 1 wherein the silicon fins and polysilicon layer are doped.
5. The FinFET structure of claim 4 wherein the doped fins and doped polysilicon are highly doped to a dopant level of 5×1020 to 1×1021 atoms/cm3.
6. The FinFET structure of claim 1 wherein the first and second layers of titanium nitride have a thickness of 5 to 10 nanometers (nm.) and the dielectric layer has a thickness of 2 to 5 nm.
7. The FinFET structure of claim 1 wherein the first and second ends of the silicon fins that protrude from the polysilicon gate layer are devoid of the sequential layers of the first layer of titanium nitride, the dielectric layer and the second layer of titanium nitride.
8. A FinFET structure comprising:
- silicon fins on a semiconductor substrate, each silicon fin having two sides and a horizontal surface;
- a metal-insulator-metal capacitor on the sides and horizontal surface of the silicon fins comprising sequential layers of a first layer of titanium nitride, a dielectric layer and a second layer of titanium nitride on the sides and horizontal surface of the silicon fins;
- a polysilicon gate layer over the second layer of titanium nitride on the silicon fins and over the semiconductor substrate such that first and second ends of the silicon fins protrude from the polysilicon layer such that the first and second ends of the silicon fins that protrude from the polysilicon gate layer are devoid of the sequential layers of the first layer of titanium nitride, the dielectric layer and the second layer of titanium nitride, the polysilicon gate layer having a surface that faces each of the first and second ends of the silicon fins;
- a spacer over each of the two surfaces and a portion of the first and second ends of the silicon fins such that the first and second ends of the silicon fins protrude from the spacers; and epitaxial silicon over the first and second ends of the silicon fins to form sources and drains.
9. The FinFET structure of claim 8 wherein the dielectric layer comprises a material that is a high dielectric constant material selected from the group consisting of hafnium oxide (HfO2), aluminum oxide (Al2O3) and lanthanum oxide (La2O3).
10. The FinFET structure of claim 8 further comprising epitaxial silicon between the silicon fins and in contact with the epitaxial silicon over the first and second ends of the silicon fins to form merged sources and drains that connect adjacent sources and drains, respectively.
11. The FinFET structure of claim 8 wherein the silicon fins and polysilicon layer are doped.
12. The FinFET structure of claim 11 wherein the doped fins and doped polysilicon are highly doped to a dopant level of 5×1020 to 1×1021 atoms/cm3.
13. The FinFET structure of claim 8 wherein the first and second layers of titanium nitride have a thickness of 5 to 10 nanometers (nm.) and the dielectric layer has a thickness of 2 to 5 nm.
Type: Application
Filed: Aug 30, 2013
Publication Date: Aug 21, 2014
Applicant: International Business Machines Corporation (Armonk, NY)
Inventors: Veeraraghavan S. Basker (Schenectady, NY), Effendi Leobandung (Wappingers Falls, NY), Tenko Yamashita (Schenectady, NY), Chun-Chen Yeh (Clifton Park, NY)
Application Number: 14/015,559
International Classification: H01L 27/06 (20060101); H01L 29/78 (20060101);