METHOD OF FORMING A DRAM ARRAY OF DEVICES WITH VERTICALLY INTEGRATED RECESSED ACCESS DEVICE AND DIGITLINE
A method is disclosed for forming a memory device having buried access lines (e.g., wordlines) and buried data/sense lines (e.g., digitlines) disposed below vertical cell contacts. The buried wordlines may be formed trenches in a substrate extending in a first direction, and the buried digitlines may be formed from trenches in a substrate extending in a second direction perpendicular to the first direction. The buried digitlines may be coupled to a silicon sidewall by a digitline contact disposed between the digitlines and the silicon substrate.
Latest Micron Technology, Inc. Patents:
- Arrays of memory cells and methods of forming an array of vertically stacked tiers of memory cells
- Semiconductor devices including ferroelectric materials
- Memory devices and methods of forming memory devices
- Device temperature adjustment
- Integrated assemblies and methods of forming integrated assemblies
The present application is a continuation of U.S. application Ser. No. 12/721,373, entitled “Method of Forming a Dram Array of Devices with Vertically Integrated Recessed Access Device and Digitline,” and filed Mar. 10, 2010, the entirety of which is incorporated by reference herein for all purposes.
BACKGROUND1. Field of Invention
Embodiments of the invention relate generally to semiconductor devices and, more particularly, to methods of fabrication of such semiconductor devices having buried digitlines and wordlines.
2. Description of Related Art
Many types of electronic devices include data cells with a single transistor. Typically, the transistor controls whether a stimulus (e.g., a current or voltage) is applied to, or by, a data element (e.g., a memory element, an imaging element, or other device configured to output data, such as various kinds of sensors). Often a large number of data elements are disposed in an array, and the transistor allows individual data elements in the array to be selected. For example, certain types of dynamic random access memory (DRAM) cells include both a capacitor, which functions as a data element, and a single transistor, which functions as an access device, connected to the capacitor. The capacitor usually stores data by storing a charge that is representative of data (e.g., a 0 or a 1 in a single-bit device, or a 00, 01, 10, or 11 in a two-bit device), and the transistor typically controls access to the capacitor by controlling the flow of current to and from the capacitor, allowing current to flow during reading and writing and preventing current from flowing when retaining data.
Often the data elements are arranged in an array, e.g., generally in rows and columns. Data cells within the array are accessed, e.g., written to or read from, through circuitry near the periphery of the array. For instance, sense amplifiers or other sensing circuitry are often positioned adjacent arrays of data cells for reading data. Similarly, address decoders, e.g., row and column address decoders, are often disposed adjacent the array for addressing particular data cells or groups of data cells.
As the footprints of such devices become smaller, the components of the device may become smaller and/or denser for a given storage capacity. Additionally, some structures may be more vertical (i.e., less planar with respect to the substrate) to reduce footprint size. In such devices, construction of the data elements and the support structures (e.g., digitlines, wordlines, etc.) may present challenges and may limit scaling such devices to smaller footprints and higher densities.
An embodiment of a process for fabricating a vertical cell configuration structure 10 (e.g., a DRAM device) having buried access lines, for example wordlines, and buried data/sense lines, for example digitlines, is described below with reference to
Trenches may be patterned on the substrate 11 via photolithography or other lithographic processes. In some embodiments, a top coat (TC) 16 and an anti-reflective coating (ARC) 17 formed on the nitride during photolithography processing. The ARC 17 may include a dielectric anti-reflective coating (DARC) 18 and a bottom anti- reflective coating (BARC) 20 deposited on the TC 16. Next, a mask 22 may be formed on the ARC deposition 17 to define masked regions having a width 24 and exposed regions having a width 26. The mask 22 may be formed with photoresist, a hard masking material, a carbon-based hard mask, and may be patterned with any photolithography or other lithographic processes, including spacer based patterning techniques. The widths 24 and/or 26 may be generally equal to or less a F, ¾ F, or ½ F. The mask 22 may define a repeating pattern of lines with a pitch 28. The masked regions of the mask 22 may be generally straight, generally parallel to one another, and may generally extend in the Y-direction.
Next, as shown in
As shown in
After implantation, an insulator 40 (e.g., trench isolation) may fill the trenches 30 on the nitride 36. In one embodiment, the insulator 40 may be a spin-on dielectric (SOD). After formation of the insulator 40 in the trenches 30, the surface of the device 10 may be planarized via chemical-mechanical planarization (CMP) or other suitable planarization process.
Next, as shown in
As shown
As shown in
After implantation of regions 68, an insulator 70 (e.g., digitline isolation) may fill the trenches 60 on the nitride 66. In one embodiment, the insulator 70 may be a spin- on dielectric (SOD). Next as shown in
Continuing with
Turning now to
Next in
As shown in
Next in
Next, in
Next in
Continuing with
Next in
In
Next in
Next in
Next, as shown in
Turning now to
In some embodiments, capacitive elements may be formed over each pillar 62 to provide greater vertical height each element and thus increase capacitance. In other embodiments, the doping may be adjusted to form floating body cells (FBC) and provide storage capacity in the structure 10.
Claims
1. A device, comprising:
- a substrate;
- a wordline trench formed in the substrate; and
- a digitline trench formed in the substrate, wherein the digitline trench is substantially perpendicular to the wordline trench and formed substantially beneath the wordline trench, and wherein the wordline trench and the digitline trench are each formed below a surface of the substrate.
2. The device of claim 1, comprising a digitline disposed inside the digitline trench.
3. The device of claim 1, comprising a wordline disposed inside the wordline trench.
4. The device of claim 1, comprising a digitline contact formed inside a single-sided opening of the digitline trench, wherein the digitline contact is configured to electrically couple the substrate to a digitline formed inside the digitline trench.
5. The device of claim 4, wherein the single-sided opening of the digitline trench comprises a sidewall, and wherein a single-sided contact is formed substantially between the sidewall and the digitline.
6. The device of claim 1, wherein the wordline trench and the digitline trench are each formed below an upper surface of the substrate and above a lower surface of the substrate.
7. The device of claim 1, wherein the digitline trench is formed at a depth substantially beneath the bottom of the wordline trench.
8. The device of claim 1, comprising a gate electrode formed above the wordline trench and the digitline trench, wherein the gate electrode comprises a plurality gapped regions along a first direction and a plurality of pinched regions along a second direction.
9. The device of claim 8, wherein gate electrode comprises a continuous gate electrode along the direction of the wordline trench and a discontinuous gate electrode along the direction of the digitline trench.
10. The device of claim 1, comprising a contact formed vertically above the wordline trench and the digitline trench.
11. A method of manufacturing a device, comprising:
- forming an access line trench recessed below a surface of a substrate;
- forming a data line trench recessed below the access line trench, wherein the data line trench extends along one or more directions perpendicular to the access line trench, and wherein an intersection of the access line trench and the data line trench forms a plurality of pillars extending from the substrate;
- forming a word line inside the access line trench;
- forming a data line inside the data line trench; and
- forming a contact with an upper portion of each of the plurality of pillars.
12. The method of claim 11, wherein forming the plurality of pillars comprises defining respective depths of the access line trench and the data line trench.
13. The method of claim 11, comprising forming the data line before formation of a gate electrode of the device.
14. The method of claim 13, comprising removing one or more portions of the gate electrode to form a discontinuous gap in the gate electrode between each pillar of the plurality of pillars along a direction of the data line trench.
15. The method of claim 11, wherein forming the plurality of pillars comprises defining a width of each pillar of the plurality of pillars in the direction of the access line trench in relation to the width of the access line trench, and defining a width of each pillar of the plurality of pillars in the direction of the data line trench in relation to the width of the data line trench.
16. The method of claim 11, comprising forming a plurality of data lines by depositing a conductive material inside a plurality of data line trenches and etching a portion of the conductive material to a determinable depth within the plurality of data line trenches.
17. A memory device, comprising:
- a plurality of wordline trenches extending along a first path at a first depth below an upper surface of a substrate;
- a plurality of digitline trenches extending along a second path at a second depth below the upper surface of the substrate, wherein the first path is substantially perpendicular to the second path, and wherein the second depth is greater than the first depth; and
- a plurality of cell contacts formed vertically above the plurality of wordline trenches and the plurality of digitline trenches, wherein the plurality of cell contacts is configured to electrically couple to the substrate.
18. The memory device of claim 17, wherein a width of the plurality of wordline trenches is greater than a width of the plurality of digitline trenches.
19. The memory device of claim 17, wherein the plurality of wordline trenches comprises a plurality of wordlines disposed along a bottom area of the plurality of wordline trenches, and wherein the plurality of digitline trenches comprises a plurality of digitlines disposed along a bottom area of the plurality of digitline trenches.
20. The memory device of claim 17, comprising a gate electrode, wherein the gate electrode comprises a plurality of gaps along the path of the plurality of digitline trenches and does not comprise the plurality of gaps along the path of the plurality of wordline trenches.
Type: Application
Filed: Apr 30, 2014
Publication Date: Aug 21, 2014
Applicant: Micron Technology, Inc. (Boise, ID)
Inventors: Kunal Parekh (Boise, ID), Ceredig Roberts (Boise, ID), Thy Tran (Boise, ID), Jim Jozwiak (Boise, ID), David Hwang (Boise, ID)
Application Number: 14/265,928
International Classification: H01L 27/108 (20060101);