Methods and apparatus for minimizing jitter in a clock synthesis circuit that uses feedback interpolation
A frequency synthesis circuit includes a phase locked loop and an interpolator circuit. The phase locked loop circuit receives a reference clock and a feedback clock and generates an output clock with a frequency based on the reference clock and the feedback clock. An interpolator circuit is coupled in the feedback path of the phase locked loop circuit. An interpolator control circuit generates an interpolator control word that specifies a variable time delay for the interpolator circuit. The interpolator circuit receives the output clock, and generates the feedback clock by introducing a variable time delay in the output clock in accordance with the interpolator control word. The time variable delay varies the frequency of the output circuit. Embodiments for frequency synthesis circuits that include a spread spectrum frequency clock generator, frequency modulators, and a fixed frequency clock generator circuit are disclosed.
Latest Net Logic Microsystems, Inc. Patents:
This application is a continuation of and claims the benefit of U.S. patent application Ser. No. 11/296,786, filed Dec. 7, 2005, entitled “Methods and Apparatus For Frequency Synthesis With Feedback Interpolation.”
BACKGROUND OF THE INVENTION1. Field of the Invention
The present invention is directed toward the field of clock synthesis, and more particularly toward generating multiple clock signals with different frequencies.
2. Art Background
Clock synthesis circuits are used to generate clock signals. Typically, the clock signals provide timing for operation of a circuit. In some applications, multiple timing references or clocks, which operate at different frequencies, are required. For example, some communication standards require operation of transmitter and receiver circuits at pre-determined clock frequencies. If a circuit supports multiple timing references, then multiple clock synthesis circuits are used. Typically, each clock synthesis circuit includes a timing reference, such as a crystal. Thus, if multiple clock frequencies are generated, then multiple clock references are required. In addition, if the timing references are highly accurate, then the cost of the crystal is high. Accordingly, it is desirable to reduce the number of timing references used to generate multiple clock frequencies.
Some circuit applications require a variable frequency clock. In general, a variable frequency clock is a clock that changes frequency over time. One application to vary the clock frequency is spread spectrum clock generation. Some personal computers employ spread spectrum clock generation techniques to vary the clock frequency used for timing in an interface between a disk controller and a hard disk drive. The variable frequency for the timing clock helps reduce electromagnetic interference (EMI) that emanates from the personal computer. For the spread spectrum clock application, clock synthesis circuits must generate a variable output frequency. Typically, to achieve this, the clock synthesis circuits use a traditional phase locked loop. The phase locked loop includes a feed-forward divider that divides the reference clock by a variable, M. The output of the divider is then fed into a phase locked loop that multiplies the signal by a variable, N. To obtain greater frequency resolution in such a circuit, the value of the divider and multiplier (e.g., the variables N and M) must be increased. This, in turn, reduces the phase locked loop update rate, and thus limits the phase locked loop bandwidth so as to make the loop more susceptible to power supply, substrate and inherent device noise. Accordingly, it is desirable to generate a clock synthesis circuit capable of generating a variable frequency output, with high resolution while maintaining high loop bandwidth.
SUMMARY OF THE INVENTIONA frequency synthesis circuit employs a phase locked loop and an interpolator that is coupled in a feedback path to the phase locked loop. The interpolator circuit introduces a time delay in a clock that varies over time so as to change the frequency of the clock. The phase locked loop includes a phase detector, charge pump circuit, switched capacitor filter and a voltage controlled oscillator. The voltage controlled oscillator is implemented using an inductive-capacitive (“LC”) resonant tank. The switched capacitor charge pump loop filter circuit minimizes jitter by spreading a phase correction, generated from the phase locked loop, over a full clock cycle.
A frequency synthesizer includes a phase locked loop architecture that utilizes a phase interpolator in the feedback path. The phase locked loop achieves very high frequency resolution while maintaining high loop bandwidth. In one embodiment, the phase locked loop of the frequency synthesizer is configured as a ring oscillator based spread spectrum phase locked loop. In other embodiments, the phase locked loop is configured as a frequency modulator.
In some embodiments, interpolator 130 may comprise an analog circuit capable of generating continuous phase delays. In another embodiment, the interpolator 130 comprises a digital circuit that varies the phase of the output clock (Clkout) in discrete intervals. The disclosure sets forth digital circuit embodiments for interpolator 130; however, interpolator 130 may be implemented in analog circuits without deviating from the spirit or scope of the invention.
In one embodiment, the interpolator 130 comprises a phase interpolator that generates the feedback clock (Clkfb) from two reference clocks (e.g., a clock with two different phases). The phase of the feedback clock (Clkfb) is a weighted sum, based on the interpolator control word, of the phases of the two reference clocks. Embodiments for implementing a phase interpolator are disclosed in an article entitled “A Semidigital Dual Delay-Locked Loop”, IEEE Journal of Solid State Circuits, Vol. 32, No. 11, November 1997, authors Stefanos Sidiropoulos and Mark A. Horowitz.
A time variable delay, introduced in the feedback path of the phase locked loop, generates an output clock with a variable frequency. In general, the phase of the output clock may be varied over time by changing the delay of the interpolator in discrete increments. Furthermore, the size of these increments may be varied over time. For the digital circuit embodiment, the feedback delay, introduced by interpolator 130, is controlled by an interpolator control word. In one embodiment, the interpolator control word is a digital word comprising “n” bits. As shown in
As shown in
In one embodiment, with an unchanging value of the interpolator control word, the frequency of the VCO 230 output, CLKout, may be defined by:
Fref*N.
If the value of the interpolator control word is continuously incremented by 1, then the frequency of the VCO output differs from Fref*N by a frequency proportional to the resulting phase slew. The output frequency for a constant phase slew may be defined as:
wherein, “increment range” represents the number of phase increments incremented that the interpolator can produce relative to a period of the output clock, and “increment interval” represents the amount of time an interpolator control word (i.e. a specific phase delay) is applied relative to a cycle of the output clock. For example, the interpolator control word may have 8 bits of resolution. This means that the delay through the interpolator may be varied from 0 to 255/256 times the period of the output clock in steps that are 1/256 the period of the output clock. Thus, for this example, interpolator 240 may delay the output clock for any of 256 phases within a VCO output period (i.e., the increment range is equal to 256). For this example, if the interpolator control word is incremented once every four cycles of the VCO clock (i.e. the increment interval is equal to 4 VCO clock cycles), then the output frequency is equal to:
Fref*N*(1+1/256*4).
The interpolator 130 (
In one embodiment, the interpolator control circuit 250 may comprise a logic circuit that comprises multiple accumulators.
For the embodiment of
For the example of
Modulation to Increase Frequency Resolution:
The frequency resolution of the feedback interpolator technique described above is limited by the resolution of the interpolator and the maximum operating frequency of the controller that generates the control word. In some applications, it is desirable to increase the resolution of the rate at which the interpolator control word is changed. However, if the control clock frequency resolution is increased, higher frequency components are introduced into the phase locked loop feedback path. The high frequency components of the control clock are filtered in the low pass filter of the phase locked loop. Accordingly, it is desirable to increase the resolution at which the interpolator control word is changed without filtering the higher frequency components in the phase locked loop low pass filter.
In one embodiment, the resolution may be increased by exploiting the fact that the phase transfer function from the interpolator output to the output of the voltage controlled oscillator (VCO) has a low pass characteristic. By dithering the rate of the control word at a rate or frequency higher than the low-pass corner of this low pass characteristic, higher resolution may be achieved because the output of the phase locked loop settles to the average of the phase dither. In one embodiment, the dithering may be performed using a ΔΣ modulator coupled to the interpolator control circuit. In general, a ΔΣ modulator maps an X bit value to a Y bit value, wherein Y<X. Using modulation, such as a ΔΣ modulator, the frequency resolution of the interpolator is limited only by the amount of quantization noise that passes through the phase locked loop transfer function.
Although a ΔΣ modulator may be used to effectively increase the resolution of the rate at which the interpolator control word is changed, it typically involves complex hardware implementations. In one embodiment, a pulse density modulator is utilized to map an X bit value to a Y bit value, wherein Y<X. In one embodiment, the pulse density modulator is implemented with simple logic, so as to decrease the complexity of the hardware implementation. In applications that require a variable output frequency, the required rate of the output frequency change is typically slow when compared with the output frequency itself.
In one PC spread spectrum clock generation application, six bits of information, which changes at a frequency of F/8, are mapped to three bits of information that changes at a frequency of F. For example, the six bit binary number, 000100, is optimally mapped to the following series of eight three bit numbers: 000, 001, 000, 001, 000, 001, 000, 001. The three bit binary series is the best approximation of the original six bit number after the frequency is low pass filtered (i.e., the three bit number series contains less high-frequency components than the original six bit binary number). In addition, the three bit series create the least amount of quantization noise at the output of the low pass filter because it contains the highest possible frequency components.
With the bit sequence and the “1” hot mask, a Boolean AND operation is performed between each respective bit of the bit sequence and the mask (block 945,
The pulse density modulator has application for use in a spread spectrum clock generation circuit.
For the embodiment of
As shown in
For this embodiment, SAW generator control circuit 1100 permits bypassing the increased resolution output, generated by pulse density modulator 1110. Specifically, the outputs of saw generator circuit 1105 and pulse density modulator 1110 are input to multiplexer 1120. Multiplexer 1120 permits selection of either the saw generator output or the pulse density modulator output. Also, the saw generator and pulse density modulator outputs may be bypassed, through multiplexer 1130. In this mode, control circuit 1100 operates from the maximum increment cycle variable.
To generate the curve depicted in
One issue in using an interpolator in a frequency synthesis circuit is that the interpolator may introduce jitter if a conventional charge pump loop filter is used. A brief discussion of a conventional charge pump circuit and its effect on the control voltage input to a voltage controlled oscillator follows.
In one embodiment, in order to reduce jitter introduced by the interpolator, the frequency synthesis circuit uses a switch capacitor filter in the phase locked loop. Specifically, in order to alleviate any potential disturbances introduced in the control voltage VC output by the charge pump 1310 described in
As illustrated in
In one embodiment, the current ICP of the charge pumps (1810 or 1820) may be derived from the VCO control voltage, VC, and may be scaled inversely proportional to the phase locked loop frequency multiplication factor, N. This enables the loop circuit 1800 to achieve close to optimal characteristics.
In one embodiment, if the closed-loop transfer function of a conventional PLL can be calculated as:
H(s)=N·(1+2·ζ·s/ωB/1+2·ζ·s/ωB+(s/ωB)2)
wherein, the loop damping factor ζ and the loop bandwidth ωB are given by:
ζ=0.5·R·√ICP·KVCO·CCP/N and ωB=2·ζ/(R·CCP)
then for
R≈TREF/C1=1/(2·π·fREF·C1).
RON≈1/β(VC−VT) (1)
wherein, RON denotes the charging resistance of the inverter used in the VCO,
T≈RON·CLD·N (2)
wherein, CLD·denotes the capacitive load seen by the inverters in the VCO,
KVCO≈β/CLD; and (3)
ICP≈β(VC−VT)2·1/N (4)
The circuit operation, as characterized in equation (4), results in regulation of process, temperature and voltage variations for different loop bandwidths.
The loop damping Factor ζ may be calculated as:
ζ≈√(CLDCCP/C12
and the loop bandwidth, ωB, may be calculated as
ωB=2·ζ/(R·CCP)≈fREF·(2Π)2ζC1/CCP.
Thus, the loop damping factor, ζ, only depends on a ratio of capacitors and the loop bandwidth, ωB, and the natural frequency are both independent of process variations and both scale with the reference frequency, FREF.
ICP≈β(VC−VT)2·1/N.
ICP≈CX(VC−VT)·FREF
where FREF≈(RON·CLD·N)−1 and RON≈1/β(VC−VT), which results in
ICP≈β(VC−VT)2·1/N.
As illustrated in
Considering:
ζ=0.5·R·√ICP·KVCO·CCP/N
and R=TREF/C1 and TREF=NTVCO≈N√L·CT
then, the loop damping factor may be calculated with the following formula:
ζ≈√(ICP·KVCO·L·CT·CCP)/C12
and the loop bandwidth may be calculated as:
ωB=2·ζ(R·CCP)≈ωREF·2ζC1/CCP.
Although the present invention has been described in terms of specific exemplary embodiments, it will be appreciated that various modifications and alterations might be made by those skilled in the art without departing from the spirit and scope of the invention.
Claims
1. A frequency synthesis circuit comprising:
- a phase locked loop circuit for receiving a reference clock and a feedback clock and for generating an output clock comprising a frequency based on said reference clock and said feedback clock, said phase locked loop circuit comprising a switched capacitor charge pump loop filter circuit, the switched-capacitor charge-pump loop filter circuit comprising a first charge pump, a second charge pump, a first capacitor coupled to the first charge pump, a second capacitor coupled to the second charge pump, a switch selectively coupled to the first capacitor and the second capacitor thereby generating a first charge pump path and a second charge pump path; and
- an interpolator circuit, coupled in a feedback path to said phase locked loop circuit, the interpolator circuit for receiving said output clock and for generating said feedback clock by introducing a time delay in said output clock that varies over time so as to change said frequency of said output clock,
- wherein during a reference clock cycle TPEF, the first charge pump path is active and thereby generates a loop integral control voltage VINT, and the second charge pump path is equalizing,
- wherein said switched capacitor charge pump loop filter circuit minimizes jitter introduced by said interpolator circuit.
2. The circuit as set forth in claim 1, wherein said switched capacitor charge pump loop filter circuit comprises
- an inductive-capacitive (“LC”) tank and
- an adaptive bandwidth.
3. The circuit as set forth in claim 1, wherein said switched capacitor charge pump loop filter circuit is configured for distributing a phase correction, generated from said phase locked loop, over a full clock cycle of the reference clock, wherein the period of the reference clock is given by TREF.
4. The circuit as set forth in claim 1, wherein said switched capacitor charge pump loop filter circuit comprises
- a CMOS buffer and
- an adaptive bandwidth.
5. The circuit as set forth in claim 1, wherein said phase locked loop circuit comprises an adaptive bandwidth phase lock loop circuit.
6. The circuit as set forth in claim 5, further comprising a scaling circuit comprising a digital to analog converter (DAC), the scaling circuit configured to scale a charge pump current within said adaptive bandwidth phase locked loop circuit.
7. The circuit as set forth in claim 6, further comprising a circuit to bias a charge pump current within said adaptive bandwidth phase locked loop circuit.
8. A frequency synthesis circuit comprising:
- a phase locked loop circuit for receiving a reference clock and a feedback clock and for generating an output clock comprising a frequency based on said reference clock and said feedback clock, said phase lock loop comprising: a phase detector; a first charge pump circuit, coupled to an output of said phase detector; a second charge pump circuit, coupled to an output of the phase detector; a switched capacitor filter, coupled to an output of said first and second charge pump circuits; a voltage controlled oscillator, coupled to an output of said switched capacitor filter, the voltage controlled oscillator comprising an inductive-capacitive (“LC”) resonant tank; and
- an interpolator circuit, coupled in a feedback path to said phase locked loop circuit, the interpolator circuit for receiving said output clock and for generating said feedback clock by introducing a time delay in said output clock that varies over time so as to change said frequency of said output clock.
9. The circuit as set forth in claim 8, wherein:
- during a reference clock cycle TREF, the first charge pump circuit is active and thereby generates a loop integral control voltage VINT, and the second charge pump circuit is equalizing
- said switched capacitor filter comprises: a first capacitor coupled to receive a signal from a first charge pump circuit at a first output; a second capacitor coupled to receive a signal from a second charge pump circuit at a second output; a switch for selectively coupling said first and second outputs to a third output, the third output provided from said switched capacitor filter;
- said voltage controlled oscillator comprises: a plurality of varactors coupled to receive a signal from said switched capacitor filter; and
- said LC resonant tank coupled to said varactors.
10. The frequency synthesis circuit as set forth in claim 9 further for distributing a phase correction over a fall clock cycle of the reference clock, wherein the period of the reference clock is given by TREF.
11. A method for synthesizing frequencies, the method comprising:
- receiving a reference clock and a feedback clock;
- generating, in a phase locked loop circuit that comprises a switched capacitor charge pump loop filter
- an output clock comprising a frequency based on said reference clock and said feedback clock;
- receiving, in an interpolator circuit coupled in a feedback path to said phase locked loop circuit, said output clock; and
- generating, in said interpolator circuit, said feedback clock by introducing a time delay in said output clock that varies over time so as to change said frequency of said output clock,
- wherein the switched-capacitor charge-pump loop filter comprises a first charge pump, a second charge pump, a first capacitor coupled to the first charge pump, a second capacitor coupled to the second charge pump, a switch selectively coupled to the first capacitor and the second capacitor thereby generating a first charge pump path and a second charge pump path.
12. The method as set forth in claim 11, wherein generating an output clock in said switched capacitor charge pump loop filter circuit comprises:
- generating a charge pump current;
- filtering said charge pump current in a loop filter capacitor; and
- equalizing voltages across said loop filter capacitor and a capacitor of a switched capacitor filter,
- wherein during a reference clock cycle TREF, the first charge pump path is active and thereby generates a loop integral control voltage VINT, and the second charge pump path is equalizing.
13. The method as set forth in claim 11, further comprising distributing a phase correction over a full clock cycle of the reference clock, wherein the period of the reference clock is given by TREF.
14. A frequency synthesis circuit comprising:
- a first receiver for receiving a reference clock and a feedback clock and for generating an output clock comprising a frequency based on said reference clock and said feedback clock, the first receiver comprising: a phase detector for detecting a phase; a first charge pump circuit; a second charge pump circuit; a filter comprising a switched capacitor; a voltage generator for generating a voltage; an inductive-capacitive (“LC”) resonant tank coupled to the voltage generator, the LC resonant tank for storing the voltage; and
- a second receiver for receiving said output clock and for generating said feedback clock by introducing a time delay in said output clock that varies over time so as to change said frequency of said output clock,
- wherein during a reference clock cycle TREF, the first charge pump circuit is active and thereby generates a loop integral control voltage VINT, and the second charge pump circuit is equalizing.
15. The frequency synthesis circuit as set forth in claim 14, wherein:
- said filter comprises: a first capacitor coupled to receive a signal from a first charge pump circuit a first output; a second capacitor coupled to receive a signal from a second charge pump circuit at a second output; means for selectively coupling said first and second outputs to a third output;
- said voltage generator comprises: a varactor coupled to receive a signal from said switched capacitor filter; and
- said LC resonant tank coupled to said varactor.
16. The frequency synthesis circuit as set forth in claim 14 further for distributing a phase correction over a flail clock cycle of the reference clock, wherein the period of the reference clock is given by TREF.
17. The frequency synthesis circuit of claim 14, further comprising a phase locked loop having a voltage controlled oscillator that is controlled by a differential amplifier that buffers the output voltage from the charge pump to the voltage controlled oscillator.
18. The frequency synthesis circuit of claim 17, further comprising a predetermined number of inverters coupled in series to the amplifier module, such that the output of the inverters is input to an interpolator.
19. The frequency synthesis circuit of claim 17, the differential amplifier comprising three inputs.
20. The frequency synthesis circuit of claim 17, the differential amplifier comprising a cascade of two input differential amplifiers.
5559474 | September 24, 1996 | Matsumoto et al. |
6317008 | November 13, 2001 | Gabara |
6693496 | February 17, 2004 | Lebouleux |
6828864 | December 7, 2004 | Maxim et al. |
6927611 | August 9, 2005 | Rhee et al. |
6967513 | November 22, 2005 | Balboni |
7078946 | July 18, 2006 | van der Valk et al. |
7162002 | January 9, 2007 | Chen et al. |
7323916 | January 29, 2008 | Sidiropoulos et al. |
- Sidiropoulos et al., Adaptive Bandwidth DLLs and PLLs using Regulated Supply CMOS Buffers, 2000 Symposium on VLSI Circuits Digest of Technical Papers.
- Mansuri et al., A Low-Power Low-Jitter Adaptive-Bandwidth PLL and Clock Buffer, ISSCC 2003/Session 24/Clock Generation/Paper 24.5, ISSCC 2003/Feb. 12, 2003/Salon 8/ 3:45PM, 2003 IEEE International Solid-State Circuits Conference.
- Mansuri et al. Jitter Optimization Based On Phase-Locked Loop Design Parameters, IEEE Journal Of Solid-State Circuits, vol. 37, No. 11, Nov. 2002.
- Maxim et al., A Low-Jitter 125-1250-MHz Process-Independent and Ripple-Poleless 0.18-μm CMOS PLL Based on a Sample-Reset Loop Filter, IEEE Journal Of Solid-State Circuits, vol. 36, No. 11, Nov. 2001.
- Maneatis, Self-Biased High-Bandwidth Low-Jitter 1-to-4096 Multiplier Clock Generator PLL, IEEE Journal Of Solid-State Circuits, vol. 38, No. 11, Nov. 2003.
- Sidiropoulos, A Semidigital Dual Delay-Locked Loop, IEEE Journal Of Solid-State Circuits, vol. 32, No. 11, Nov. 1997.
Type: Grant
Filed: Sep 26, 2007
Date of Patent: Oct 14, 2008
Patent Publication Number: 20080048734
Assignee: Net Logic Microsystems, Inc. (Mountain View, CA)
Inventors: Stefanos Sidiropoulos (Palo Alto, CA), Marc Loinaz (Palo Alto, CA), R. Shekhar Narayanaswami (Palo Alto, CA), Nikhil Acharya (Mountain View, CA), Dean Liu (Sunnyvale, CA)
Primary Examiner: Dinh T. Le
Attorney: Stattler-Suh PC
Application Number: 11/861,690
International Classification: H03L 7/06 (20060101);