Method for fabricating gate oxide
A method for fabricating gate oxide includes a dilute wet oxidation process with additional nitrogen and moisture and an annealing process with a nitrogen base gas, wherein the volume of additional nitrogen is about 6-12 6-20 times of the volume of the additional moisture. The method according to the invention improves the electrical quality of the gate oxide by raising the Qbd and by reducing the leakage current of the gate oxide.
Latest United Microelectronics Corp. Patents:
- MICRO DISPLAY DEVICE AND METHOD FOR FABRICATING THE SAME
- STRUCTURE WITH PHOTODIODE, HIGH ELECTRON MOBILITY TRANSISTOR, SURFACE ACOUSTIC WAVE DEVICE AND FABRICATING METHOD OF THE SAME
- CAPACITOR ON FIN STRUCTURE AND FABRICATING METHOD OF THE SAME
- PHOTOMASK STRUCTURE, SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF
- Layout pattern of static random access memory and the forming method thereof
This application claims the priority benefit of Taiwan application Ser. No. 87112101, filed Jul. 24, 1998, the full disclosure of which is incorporated herein by reference.
BACKGROUND Of THE INVENTION1. Field of the Invention:
This invention relates to a method for fabricating a semiconductor device, and more particularly, to a method for fabricating gate oxide, which improves the electrical quality of a gate oxide layer.
2. Description of Related Art:
Since gate oxide is one of the important components in a metal-oxide-semiconductor (MOS) device, the electrical quality of the gate oxide directly affects the quality of a MOS device. Conventionally, a wet oxidation process is usually performed on a gate oxide layer that exceeds 200 Å in thickness. In a current very-large-semiconductor-integration (VLSI) process, the gate oxide layer used in a MOS device, which has a thickness of about 100-200 Å, is normally formed by a dry oxidation process in the presence of C2H2Cl2 vapor.
If the required thickness of gate oxide is thinner than 100 Å, perhaps even as thin as about 50 Å, such as the tunneling oxide within a flash memory, the method for fabricating gate oxide is normally a dry oxidation. However, if the required thickness of the gate oxide is thinner than 50 Å, it is very difficult to obtain a high-quality gate oxide layer through a conventional oxidation process.
As shown in
A gate oxide layer with a thickness of about 40 Å formed by the foregoing method has a measured breakdown charge (Qbd) equal to or less than 5 coulombs per square centimeter. A measured leakage current through the gate oxide layer is about 34.6×10−8 amperes under a 3.2-volt gate voltage. This shows that the electrical quality of the thin gate oxide is not acceptable
SUMMARY OF THE INVENTIONIt is therefore an objective of the present invention to provide a method for fabricating gate oxide that improves the electrical quality of a gate oxide by raising the Qbd and reducing the leakage current of the gate oxide layer.
In accordance with the foregoing objective of the present invention, the invention provides a method for fabricating gate oxide that includes providing a silicon substrate, performing an oxidation process, and performing an annealing process. The oxidation process includes a dilute wet oxidation in an environment filled with oxygen, moisture, and nitrogen at a temperature of about 750°-900° C. to form a gate oxide layer over the substrate, wherein the volume of filled nitrogen is about 6 to 12 20 times of the volume of filled moisture. The gas used in the annealing process includes nitrogen at a temperature of about 800°-1200° C.
The invention can be more fully understood by reading the following detailed description of the preferred embodiments, with reference made to the accompanying drawings, wherein:
FIG 1 is a flowchart showing a conventional method for fabricating gate oxide; and
FIG 2 is a flowchart showing the method for fabricating gate oxide of a preferred embodiment according to the invention.
The invention provides a new method for fabricating gate oxide. FIG 2 is a flowchart showing the method for fabricating gate oxide according to the invention.
The gate oxide with a thickness of about 40 Å formed by the method of the foregoing preferred embodiment according to the invention has a measured Qbd equal to or less than 15 Coulombs per square centimeter. This is about three times that of a conventional gate oxide. Such a gate oxide also has a leakage current of about 16×10−8 amperes under a gate voltage of 3 2 volts, which is about half the leakage current of a conventional gate oxide.
It is obvious that the method for fabricating gate oxide according to the invention improves the electrical quality of gate oxide by raising the Qbd and reducing the leakage current.
The invention has been described using exemplary preferred embodiments. However, it is to be understood that the scope of the invention is not limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements. The scope of the claims, therefore, should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements
Claims
1. A method for fabricating gate oxide, the method comprising:
- providing a silicon substrate;
- forming the gate oxide by performing a dilute wet oxidation process with additional nitrogen and moisture, wherein the nitrogen has a volume of about 6 to 12 20 times the moisture's volume; and
- performing an annealing process with a nitrogen base gas on the gate oxide.
2. The method of claim 1, wherein the dilute wet oxidation is performed at a first temperature of about 750°-900° C.
3. The method of claim 1, wherein the annealing process is performed at a second temperature of about 800°-1200° C.
4. The method of claim 1, wherein the nitrogen base gas includes N2O.
5. The method of claim 1, wherein the nitrogen base gas includes NO.
Type: Grant
Filed: Sep 17, 2002
Date of Patent: Feb 26, 2008
Assignee: United Microelectronics Corp. (Hsinchu)
Inventors: Yu-Shan Tai (Hsinchu), H. T. Yang (Hsinchu), Hsueh-Hao Shih (Hsinchu), Kuen-Chu Chen (Hsinchu Hsien)
Primary Examiner: Walter L Lindsay, Jr.
Attorney: J. C. Patents
Application Number: 10/246,826
International Classification: H01L 21/336 (20060101); H01L 21/31 (20060101);