Patents Issued in April 7, 2016
-
Publication number: 20160099224Abstract: A semiconductor device according to the present invention includes an insulating substrate having a circuit pattern, semiconductor elements bonded on the circuit pattern with a brazing material, and a wiring terminal bonded with a brazing material on an electrode provided on each of the semiconductor elements on an opposite side of the circuit pattern, in which a part of the wiring terminal is in contact with the insulating substrate, and insulated from the circuit pattern.Type: ApplicationFiled: June 29, 2015Publication date: April 7, 2016Applicant: MITSUBISHI ELECTRIC CORPORATIONInventors: Naoki YOSHIMATSU, Yusuke ISHIYAMA, Taketoshi SHIKANO, Yuji IMOTO, Junji FUJINO, Shinsuke ASADA
-
Publication number: 20160099225Abstract: A die bonder and a bonding method are provided that are capable of surely mounting a die on an intermediate stage and surely picking up the die from the intermediate stage and thus, are high in reliability. The die bonder is provided with the intermediate stage for mounting thereon the die picked up by the pickup head from a die supply unit. A mounting portion of the intermediate stage is provided with an uneven pattern including a plurality of mounting support protrusions having contact surfaces that flush contact the back surface of the die for supporting the die not to slip out of place, and a plurality of recesses formed between the mounting support protrusions.Type: ApplicationFiled: April 29, 2015Publication date: April 7, 2016Inventors: Kazuo NAKANO, Koji NAKAMURA, Shoji KANAI, Fukashi TANAKA
-
Publication number: 20160099226Abstract: A packaged integrated circuit (IC) includes a substrate including a first substrate pad disposed on a first side of the substrate, an IC die disposed on the first side of the substrate, and a first insulating layer molded over the IC die and the substrate. The IC die includes a first die pad on a side of the die opposite from a side of the die adjacent to the first side of the substrate. The first insulating layer includes a first channel extending through the first insulating layer to the first substrate pad, a second channel extending through the first insulating layer to the first die pad, conductive paste filling the first channel and in contact with the first substrate pad, and conductive paste filling the second channel and in contact with the die pad.Type: ApplicationFiled: October 2, 2014Publication date: April 7, 2016Inventors: Yohei KOTO, Kazunori HAYATA, Dan OKAMOTO
-
Publication number: 20160099227Abstract: Flexible interconnects, flexible integrated circuit systems and devices, and methods of making and using flexible integrated circuitry are presented herein. A flexible integrated circuit system is disclosed which includes first and second discrete devices that are electrically connected by a discrete flexible interconnect. The first discrete devices includes a first flexible multi-layer integrated circuit (IC) package with a first electrical connection pad on an outer surface thereof. The second discrete device includes a second flexible multi-layer integrated circuit (IC) package with a second electrical connection pad on an outer surface thereof. The discrete flexible interconnect is attached to and electrically connects the first electrical connection pad of the first discrete device to the second electrical connection pad of the second discrete device.Type: ApplicationFiled: September 30, 2015Publication date: April 7, 2016Inventors: Mitul Dalal, Sanjay Gupta
-
Publication number: 20160099228Abstract: A semiconductor device includes at least a first semiconductor die and a second semiconductor die. The first semiconductor dies comprises a first and second side, and includes at least a first contact pad located on the first side of the first semiconductor die. The second semiconductor die comprises a first and second side, and includes at least a second contact pad located on the first side of the second semiconductor die, wherein the first semiconductor die is stacked on the second semiconductor die and wherein the first side of the first semiconductor die faces the first side of the second semiconductor die. At least one voltage-guided conductive filament is created between the first contact pad and the second contact pad.Type: ApplicationFiled: October 2, 2014Publication date: April 7, 2016Inventor: Luiz M. FRANCA-NETO
-
Publication number: 20160099229Abstract: A semiconductor device includes a substrate having a first surface and a second surface that are opposite to each other, a plurality of through electrodes penetrating the substrate and extending from the first surface to the second surface, front-side bumps disposed on the first surface and connected to odd-numbered through electrodes among the plurality of through electrodes, and backside bumps disposed on the second surface and connected to even-numbered through electrodes among the plurality of through electrodes. Related semiconductor packages, fabrication methods, electronic systems and memory cards are also provided.Type: ApplicationFiled: February 12, 2015Publication date: April 7, 2016Inventor: Hyeong Seok CHOI
-
Publication number: 20160099230Abstract: A multi-chip package includes: a plurality of semiconductor chips that are coupled with each other through normal through silicon vias and repair through silicon vias; a state detection device suitable for detecting connection states of the normal through silicon vias and the repair through silicon vias; and a repair control device suitable for comparing the connection state of the normal through silicon vias with the connection state of the repair through silicon vias, and controlling whether to perform a repair operation.Type: ApplicationFiled: March 19, 2015Publication date: April 7, 2016Inventors: Yong-Gu KANG, Ho-Sung CHO
-
Publication number: 20160099231Abstract: The invention provides a semiconductor package assembly. The semiconductor package assembly includes a first semiconductor package and a second semiconductor package stacked on the first semiconductor package. The first semiconductor package includes a first redistribution layer (RDL) structure. A first semiconductor die is coupled to the first RDL structure. A first molding compound surrounds the first semiconductor die, and is in contact with the RDL structure and the first semiconductor die. The second semiconductor package includes a second redistribution layer (RDL) structure. A first dynamic random access memory (DRAM) die without through silicon via (TSV) interconnects formed passing therethrough is coupled to the second RDL structure.Type: ApplicationFiled: June 17, 2015Publication date: April 7, 2016Inventors: Ming-Tzong YANG, Wei-Che HUANG, Tzu-Hung LIN
-
Publication number: 20160099232Abstract: A fingerprint recognition semiconductor device includes an insulation layer, a wiring pattern formed on a lower surface of the insulation layer, and a sensor element flip-chip-connected to the wiring pattern. The sensor element includes an active surface, including a sensor portion that recognizes a fingerprint, and a rear surface, located at a side opposite to the active surface. An encapsulation resin fills a gap between the lower surface of the insulation layer and an upper surface of a wiring substrate, facing the rear surface of the sensor element and connected to the wiring pattern by a connecting member. The entire active surface of the sensor element is covered by underfill formed between the active surface of the sensor element and the lower surface of the insulation layer. The insulation layer includes an upper surface, defining an uppermost surface and free from a wiring layer.Type: ApplicationFiled: September 29, 2015Publication date: April 7, 2016Applicant: Shinko Electric Industries Co., Ltd.Inventors: Yukinori Hatori, Takashi Ozawa, Kazuya Kojima, Futoshi Tsukada
-
Publication number: 20160099233Abstract: A method of integrating a first substrate having a first surface with a first insulating material and a first contact structure with a second substrate having a second surface with a second insulating material and a second contact structure. The first insulating material is directly bonded to the second insulating material. A portion of the first substrate is removed to leave a remaining portion. A third substrate having a coefficient of thermal expansion (CTE) substantially the same as a CTE of the first substrate is bonded to the remaining portion. The bonded substrates are heated to facilitate electrical contact between the first and second contact structures. The third substrate is removed after heating to provided a bonded structure with reliable electrical contacts.Type: ApplicationFiled: October 9, 2015Publication date: April 7, 2016Inventors: Paul M. Enquist, Gaius Gillman Fountain
-
Publication number: 20160099234Abstract: In an integrated circuit (IC) adapted for use in a stack of interconnected ICs, interrupted through-silicon-vias (TSVs) are provided in addition to uninterrupted TSVs. The interrupted TSVs provide signal paths other than common parallel paths between the ICs of the stack. This permits IC identification schemes and other functionalities to be implemented using TSVs, without requiring angular rotation of alternate ICs of the stack.Type: ApplicationFiled: October 19, 2015Publication date: April 7, 2016Applicant: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.Inventor: Peter B. GILLINGHAM
-
Publication number: 20160099235Abstract: The instant disclosure provides a light-emitting module and a method of manufacturing a single light-emitting structure. The light-emitting module includes two identical light-emitting structures disposed on the same plane. One of the two light-emitting structures disposed on the plane is rotated by 180 degrees relative to the other light-emitting structure, and the two light-emitting structures are connected to each other. Each light-emitting structure includes a base, a conducting element, a light-emitting element and an encapsulation element. The conducting element includes a plurality of conductors separated from each other and passing through the base body, where the number of the conductors is N and N>1. The light-emitting element includes at least one light-emitting chip electrically connected between at least two of the conductors. The encapsulation element includes a transparent encapsulation body disposed on the base to cover the conducting element and the light-emitting element.Type: ApplicationFiled: December 10, 2015Publication date: April 7, 2016Inventors: CHIA-HUNG CHU, TSUNG-KANG YING, HOU-TE LEE, CHIA-MING TU
-
Publication number: 20160099236Abstract: Disclosed is a light emitting lamp including a light source module including at least one light source and a light guide layer disposed on a substrate burying the at least one light source, and a housing accommodating the light source module, and the at least one light source includes a body having a cavity, a first lead frame including one end exposed to the cavity and the other end passing through the body and exposed to one surface of the body, a second lead frame including one end exposed to one portion of the surface of the body, the other end exposed to the another portion of the surface of the body, and an intermediate part exposed to the cavity, and at least one light emitting chip including a first semiconductor layer, an active layer and a second semiconductor layer, and disposed on the first lead frame.Type: ApplicationFiled: December 16, 2015Publication date: April 7, 2016Inventor: Nam Seok OH
-
Publication number: 20160099237Abstract: Microelectronic die packages, stacked systems of die packages, and methods of manufacturing them are disclosed herein. In one embodiment, a system of stacked packages includes a first die package having a bottom side, a first dielectric casing, and first metal leads; a second die package having a top side attached to the bottom side of the first package, a dielectric casing with a lateral side, and second metal leads aligned with and projecting towards the first metal leads and including an exterior surface and an interior surface region that generally faces the lateral side; and metal solder connectors coupling individual first leads to individual second leads. In a further embodiment, the individual second leads have an āLā shape and physically contact corresponding individual first leads. In another embodiment, the individual second leads have a āCā shape and include a tiered portion that projects towards the lateral side of the second casing.Type: ApplicationFiled: October 13, 2015Publication date: April 7, 2016Inventors: Meow Koon Eng, Yong Poo Chia, Suan Jeung Boon
-
Publication number: 20160099238Abstract: The present invention discloses anew embedded package comprising: a pre-mold lead frame with a plurality of chips attached thereon, where the molding material fills the voids of the lead frame, no that the lead frame is entirely solid; a plurality of pins arranged around the lead frame; a metal clip attached on and electrically connecting the chips together; first laminate layer which covers the chips, the lead frame, a metal clip and pins; conductive plug and extension formed to connect an electrode of a chip to a corresponding pin or to connect the chips together. The new embedded package of the invention with a three-dimensional stack capacity improves the thickness, thermal and electrical properties and the flexible power and logic hybrid design.Type: ApplicationFiled: December 10, 2015Publication date: April 7, 2016Applicant: Alpha and Omega Semiconductor IncorporatedInventors: Zhiqiang Niu, Hua Pan, Ming-Chen Lu, Yueh-Se Ho, Jun Lu
-
Publication number: 20160099239Abstract: At least one method, apparatus and system disclosed herein involves performing power reduction process on a FinFET device. A first design is provided. The first design comprises a process mask definition, a FinFET device that comprises a plurality of fins characterized by said process mask, and a timing requirement relating to an operation of said FinFET device. A timing parameter of said operation of said FinFET device is determined. Based upon said timing parameter, a determination is made as to whether a drive capability of said FinFET device is above a level required to maintain said timing requirement. The process mask is modified for reducing at least one of said fins in response to said determining that said drive capability is above said level required to maintain said timing requirement.Type: ApplicationFiled: December 10, 2015Publication date: April 7, 2016Applicant: GLOBALFOUNDRIES INC.Inventors: Uwe Paul Schroeder, Sushama Davar
-
Publication number: 20160099240Abstract: A method of fabricating a laterally diffused metal-oxide-semiconductor (LDMOS) transistor device having a bipolar transistor for electrostatic discharge (ESD) protection includes doping a substrate to form a body region of the LDMOS transistor device in the substrate, the body region having a first conductivity type, forming a doped isolating region of the LDMOS transistor device in the substrate, the doped isolating region having a second conductivity type and surrounding a device area of the LDMOS transistor device in which the body region is disposed, forming a base contact region of the bipolar transistor, the base contact region being disposed within the body region and having the first conductivity type, and doping the substrate to form an isolation contact region for the doped isolating region that defines a collector region of the bipolar transistor, to form source and drain regions of the LDMOS transistor device in the substrate, and to form an emitter region of the bipolar transistor within the bodyType: ApplicationFiled: December 11, 2015Publication date: April 7, 2016Applicant: Freescale Seminconductor, Inc.Inventors: Weize Chen, Patrice M. Parris
-
Publication number: 20160099241Abstract: One or more techniques or systems for forming an n-type metal oxide semiconductor (NMOS) transistor for electrostatic discharge (ESD) are provided herein. In some embodiments, the NMOS transistor includes a first region, a first n-type plus (NP) region, a first p-type plus (PP) region, a second NP region, a second PP region, a shallow trench isolation (STI) region, and a gate stack. In some embodiments, the first PP region is between the first NP region and the second NP region. In some embodiments, the second NP region is between the first PP region and the second PP region, the gate stack is between the first PP region and the second NP region, the STI region is between the second NP region and the second PP region. Accordingly, the first PP region enables ESD current to discharge based on a low trigger voltage for the NMOS transistor.Type: ApplicationFiled: December 14, 2015Publication date: April 7, 2016Inventors: Tsung-Che Tsai, Jam-Wem Lee
-
Publication number: 20160099242Abstract: A semiconductor device includes a semiconductor layer of a first conductivity type formed on a substrate; a first trench formed in the semiconductor layer including a first trench gate; a second trench formed in the semiconductor layer and extending into the substrate and including a second trench gate; a first transistor device formed in the semiconductor layer adjacent the first trench. The second trench encircles active area of the first transistor device to provide electrical isolation of the first transistor device.Type: ApplicationFiled: October 12, 2015Publication date: April 7, 2016Inventor: Shekar Mallikarjunaswamy
-
Publication number: 20160099243Abstract: A semiconductor device, and a method of manufacturing the same, includes first and second gate structures extending in a first direction and spaced apart from each other in a second direction intersecting the first direction, a dummy gate structure provided between the first and second gate structures, a first source/drain region between the first gate structure and the dummy gate structure, a second source/drain region between the second gate structure and the dummy gate structure, a connection contact provided on the dummy gate structure, and a common conductive line provided on the connection contact. The dummy gate structure extends in the first direction. The connection contact extends in the second direction to connect the first source/drain region to the second source/drain region. The common conductive line configured to a voltage to the first and second source/drain regions through the connection contact.Type: ApplicationFiled: June 11, 2015Publication date: April 7, 2016Inventors: Raheel AZMAT, Sharma DEEPAK, Chulhong PARK
-
Publication number: 20160099244Abstract: Methods of forming semiconductor devices and structures thereof are disclosed. In some embodiments, a semiconductor device includes a substrate that includes fins. Gates are disposed over the fins, the gates being substantially perpendicular to the fins. A source/drain region is disposed on each of fins between two of the gates. A contact is coupled to the source/drain region between the two of the gates. The source/drain region comprises a first width, and the contact comprises a second width. The second width is substantially the same as the first width.Type: ApplicationFiled: October 3, 2014Publication date: April 7, 2016Inventors: Chia-Cheng Ho, Tzu-Chiang Chen, Tsung-Lin Lee, Wei-Jen Lai, Chih Chieh Yeh
-
Publication number: 20160099245Abstract: Semiconductor structures with different devices each having spacers of equal thickness and methods of manufacture are disclosed. The method includes forming a first gate stack and a second gate stack. The method further includes forming sidewall spacers of equal thickness for both the first gate stack and the second gate stack by depositing a liner material over spacer material on sidewalls of the first gate stack and the second gate stack and within a space formed between the spacer material and source and drain regions of the first gate stack.Type: ApplicationFiled: October 2, 2014Publication date: April 7, 2016Inventors: Kangguo CHENG, Balasubramanian PRANATHARTHIHARAN, Soon-Cheon SEO
-
Publication number: 20160099246Abstract: Source/drain contact structures with increased contact areas for a multiple fin-based complementary metal oxide semiconductor field effect transistor (CMOSFET) having unmerged epitaxial source/drain regions and methods for forming such source/drain contact structures are provided by forming wrap-around source/drain contact structures for both n-type FinFETs and p-type FinFETs. Each of first source/drain contact structures for the n-type FinFETs includes at least one first conductive plug encapsulating epitaxial first source/drain regions on one side of a gate structure, while each of second source/drain contact structures for the p-type FinFETs includes at least a contact metal layer portion encapsulating epitaxial second source/drain regions on one side of the gate structure, and a second conductive plug located over a top surface of the contact metal layer portion.Type: ApplicationFiled: October 2, 2014Publication date: April 7, 2016Inventors: Veeraraghavan S. Basker, Kangguo Cheng, Ali Khakifirooz
-
Publication number: 20160099247Abstract: A semiconductor device includes bottom electrodes two-dimensionally arranged on a substrate and transistors connected to the bottom electrodes, respectively. Each of the bottom electrodes may include first side surfaces facing each other in a first direction and second side surfaces facing each other in a second direction crossing the first direction. At least one of the first and second side surfaces may have a concave shape, when viewed in a plan view.Type: ApplicationFiled: October 5, 2015Publication date: April 7, 2016Inventors: Taejin Park, Jemin Park, Daeik Kim, Woojin Kim, Kiseok Lee, Yoosang Hwang
-
Publication number: 20160099248Abstract: One semiconductor device includes a bit line extending in a straight line in an X direction, a first and a second horizontal active region extending in the X direction, and a sloped active region arranged between the first and the second horizontal regions and inclined with respect to the X direction, an active region arranged at the center of a bit line impurity diffusion region, a first word line arranged in the first horizontal active region segment, a second word line arranged in the second horizontal active region segment, and a third and a fourth word line arranged in the sloped active region segment next to each other with the bit line impurity diffusion region interposed therebetween.Type: ApplicationFiled: May 15, 2014Publication date: April 7, 2016Inventor: Nan Wu
-
Publication number: 20160099249Abstract: At least one dielectric pad layer is formed on a semiconductor-on-insulator (SOI) substrate. A deep trench is formed in the SOI substrate, and a combination of an outer electrode, a node dielectric, and an inner electrode are formed such that the top surface of the inner electrode is recessed below the top surface of a buried insulator layer of the SOI substrate. Selective epitaxy is performed to fill a cavity overlying the inner electrode with an epitaxial semiconductor material portion. A top semiconductor material layer and the epitaxial semiconductor material portion are patterned to form a fin structure including a portion of the top semiconductor material layer and a portion of the epitaxial semiconductor material portion. The epitaxial semiconductor material portion functions as a conductive strap structure between the inner electrode and a semiconductor device to be formed on the fin structure.Type: ApplicationFiled: October 3, 2015Publication date: April 7, 2016Inventors: Kevin K. Chan, Babar A. Khan, Dae-Gyu Park, Xinhui Wang
-
Publication number: 20160099250Abstract: A method of making a monolithic three dimensional NAND string including forming a stack of alternating layers of a first material and a second material different from the first material over a substrate, forming an at least one opening in the stack, forming at least a portion of a memory film in the at least one opening and forming a first portion of a semiconductor channel followed by forming a second portion of the semiconductor channel in the at least one opening. The second portion of the semiconductor channel comprises silicon and germanium and contains more germanium than a first portion of the semiconductor channel which is located closer to the memory film than the second portion.Type: ApplicationFiled: October 3, 2014Publication date: April 7, 2016Inventors: Peter Rabkin, Jayavel Pachamuthu
-
Publication number: 20160099251Abstract: An insulating film, which is sandwiched between a gate electrode formed on an SOI layer constituting an SOI substrate and an epitaxial layer formed on the SOI layer and including a high-concentration diffusion region and is formed in contact with a side wall of the gate electrode, is set as a target of dielectric breakdown in a write operation in an anti-fuse element.Type: ApplicationFiled: October 3, 2015Publication date: April 7, 2016Inventor: Yoshiki Yamamoto
-
Publication number: 20160099252Abstract: The present disclosure includes memory having a continuous channel, and methods of processing the same. A number of embodiments include forming a vertical stack having memory cells connected in series between a source select gate and a drain select gate, wherein forming the vertical stack includes forming a continuous channel for the source select gate, the memory cells, and the drain select gate, and removing a portion of the continuous channel for the drain select gate such that the continuous channel is thinner for the drain select gate than for the memory cells and the source select gate.Type: ApplicationFiled: August 20, 2015Publication date: April 7, 2016Inventors: Luan C. Tran, Hongbin Zhu, John D. Hopkins, Yushi Hu
-
Publication number: 20160099253Abstract: A method of fabricating a memory device is described. Generally, the method includes: forming on a surface of a substrate a dielectric stack including a tunneling dielectric and a charge-trapping layer overlying the tunneling dielectric; forming a cap layer overlying the dielectric stack, wherein the cap layer comprises a multi-layer cap layer including at least a first cap layer overlying the charge-trapping layer, and a second cap layer overlying the first cap layer; patterning the cap layer and the dielectric stack to form a gate stack of a memory device; removing the second cap layer; and performing an oxidation process to oxidize the first cap layer to form a blocking oxide overlying the charge-trapping layer, wherein the oxidation process consumes the first cap layer. Other embodiments are also described.Type: ApplicationFiled: October 22, 2015Publication date: April 7, 2016Inventor: Krishnaswamy Ramkumar
-
Publication number: 20160099254Abstract: In a three dimensional nonvolatile memory, memory holes extend vertically through two or more physical levels in which memory cells are formed. Memory hole structures are formed in memory holes to include vertical channels. Vertical trenches are subsequently formed to divide memory hole structures into two or more vertical NAND strings.Type: ApplicationFiled: October 3, 2014Publication date: April 7, 2016Inventors: Chan Park, Jong Sun Sel, Tuan Pham
-
Publication number: 20160099255Abstract: A 3D stacked semiconductor structure is provided, comprising a plurality of multi-layered pillars formed on a substrate and spaced apart from each other, a plurality of first conductors formed between the adjacent multi-layered pillars, a plurality of charging-trapping layers formed on the substrate and on the sidewalls of the multi-layered pillars for separating the first conductor and the multi-layered pillars, and a second conductor formed on the first conductors and on the charging-trapping layers. One of the multi-layered pillars comprises a plurality of insulating layers and a plurality of conductive layers arranged alternately. The top surfaces of the first conductors are higher than the top surfaces of the multi-layered pillars so as to create a plurality of receiving trenches respectively on the multi-layered pillars. The second conductor fills up the receiving trenches on the multi-layered pillars.Type: ApplicationFiled: October 6, 2014Publication date: April 7, 2016Inventor: Erh-Kun Lai
-
Publication number: 20160099256Abstract: According to one embodiment, a semiconductor memory device includes a substrate; a memory cell array including a plurality of memory cells and stacked on the substrate; a first transistor; an interlayer insulating layer covering the first transistor; and a first contact portion. The first transistor includes a first gate insulating film which is disposed on the substrate, a first gate electrode which is disposed on the first gate insulating film, and a first semiconductor layer which includes an upper surface at a higher position than an interface between the substrate and the first gate insulating film and a bottom surface at a deeper position than the interface between the substrate and the first gate insulating film. The first contact portion penetrates the interlayer insulating layer to reach the first semiconductor layer and connects the plurality of memory cells and the first transistor electrically.Type: ApplicationFiled: March 2, 2015Publication date: April 7, 2016Applicant: Kabushiki Kaisha ToshibaInventor: Hiroki OKAMOTO
-
Publication number: 20160099257Abstract: A thin film transistor includes an active pattern formed on a substrate; a gate pattern formed on the active pattern and comprising a gate electrode and a gate line; a gate insulating layer disposed between the gate pattern and the active pattern; a source electrode that overlaps a first side of the active pattern and contacts a data line; a drain electrode that overlaps a second side of the active pattern and is separated from the source electrode; a channel area formed in an area where the gate line and an active line of the active pattern overlap each other; and a gate line modifying unit formed in the channel area by changing a linear shape of the gate line.Type: ApplicationFiled: May 12, 2015Publication date: April 7, 2016Inventors: Donghwan Shim, Suyeon Sim, Seunghwan Cho, Sungeun Lee, Jungkyu Lee
-
Publication number: 20160099258Abstract: To provide a novel semiconductor device or a semiconductor device capable of operating at high speed. The semiconductor device includes a plurality of circuits each having a function of storing data and a wiring EL. The plurality of circuits each include a first transistor, a second transistor, and a capacitor. One of a source and a drain of the first transistor is electrically connected to a gate of the second transistor and the capacitor. The first transistor includes an oxide semiconductor in a channel formation region. The wiring EL has a function of a back-gate of the first transistor. A potential for selecting the plurality of circuits is supplied to the wiring EL. Thus, data stored in the plurality of circuits is erased.Type: ApplicationFiled: September 29, 2015Publication date: April 7, 2016Inventor: Seiichi YONEDA
-
Publication number: 20160099259Abstract: To provide a miniaturized semiconductor device with low power consumption. A method for manufacturing a wiring layer includes the following steps: forming a second insulator over a first insulator; forming a third insulator over the second insulator; forming an opening in the third insulator so that it reaches the second insulator; forming a first conductor over the third insulator and in the opening; forming a second conductor over the first conductor; and after forming the second conductor, performing polishing treatment to remove portions of the first and second conductors above a top surface of the third insulator. An end of the first conductor is at a level lower than or equal to the top level of the opening. The top surface of the second conductor is at a level lower than or equal to that of the end of the first conductor.Type: ApplicationFiled: September 30, 2015Publication date: April 7, 2016Applicant: Semiconductor Energy Laboratory Co., Ltd.Inventors: Yutaka Okazaki, Tomoaki MORIWAKA, Shinya SASAGAWA, Takashi OHTSUKI
-
Publication number: 20160099260Abstract: A display panel includes a substrate, a plurality of first signal lines, a plurality of second signal lines, a plurality of pixel units, a plurality of transmitting lines, and a driving chip. The transmitting lines are disposed on the substrate and electrically connected to the second signal lines. The driving chip includes a plurality of first pins, a plurality of second pins, and a driving circuit. The first pins are electrically connected to the first signal lines, and the second pins are electrically connected to the transmitting lines. The first pins and the second pins are disposed alternately and evenly, such that the first signal lines and the transmitting lines do not intersect each other. The transmitting lines are disposed on the substrate evenly.Type: ApplicationFiled: December 14, 2015Publication date: April 7, 2016Inventors: Shu-Hao CHANG, Chi-Ming WU, Ian French
-
Publication number: 20160099261Abstract: A metal wiring suitable for a substrate of large size is provided. The present invention is characterized in that at least one layer of conductive film is formed on an insulating surface, a resist pattern is formed on the conductive film, and the conductive film having the resist pattern is etched to form a metal wiring while controlling its taper angle ? in accordance with the bias power density, the ICP power density, the temperature of lower electrode, the pressure, the total flow rate of etching gas, or the ratio of oxygen or chlorine in etching gas. The thus formed metal wiring has less fluctuation in width or length and can satisfactorily deal with an increase in size of substrate.Type: ApplicationFiled: October 2, 2015Publication date: April 7, 2016Applicant: Semiconductor Energy Laboratory Co., Ltd .Inventors: Koji Ono, Hideomi SUZAWA
-
Publication number: 20160099262Abstract: An electronic device may include a display. The display may be formed by an array of light-emitting diodes mounted to the surface of a substrate. The light-emitting diodes may be inorganic light-emitting diodes formed from separate crystalline semiconductor structures. An array of pixel control circuits may be used to control light emission from the light-emitting diodes. Each pixel control circuit may be used to supply drive signals to a respective set of the light-emitting diodes. The pixel control circuits may each have a silicon integrated circuit that includes transistors such as emission enable transistors and drive transistors for supplying the drive signals and may each have thin-film semiconducting oxide transistors that are coupled to the integrated circuit and that serve as switching transistors.Type: ApplicationFiled: October 1, 2014Publication date: April 7, 2016Inventors: Chin-Wei Lin, Shih Chang Chang, Vasudha Gupta
-
Publication number: 20160099263Abstract: Provided are a display device and a method of manufacturing of the display device. The display device includes a substrate subjected to a primary preprocess; a conductor formed on the substrate and subjected to a secondary preprocess; and an insulating layer formed on the substrate and the conductor, in which the primary preprocess is performed for a surface energy of the first substrate higher than a first reference value and the secondary preprocess is performed for a surface energy of the conductor lower than a second reference value.Type: ApplicationFiled: November 24, 2015Publication date: April 7, 2016Inventors: Min KANG, Jong Kwang LEE, Sang Hee JANG, Jin Ho JU
-
Publication number: 20160099264Abstract: In a method of manufacturing a thin film transistor substrate, a first metal layer is formed on a first surface of a base substrate. The base substrate is cooled by contacting the first metal layer with a first cooling plate and by contacting a second surface of the base substrate with a second cooling plate. The first and second surfaces of the base substrate face opposite directions. A gate electrode is formed by patterning the first metal layer. A source electrode and a drain electrode are formed. The source electrode is spaced apart from the drain electrode. The source and drain electrodes partially overlap the gate electrode. A pixel electrode electrically connected to the drain electrode is formed.Type: ApplicationFiled: March 20, 2015Publication date: April 7, 2016Inventors: Su-Kyoung YANG, Sang-Won SHIN, Hyun-Eok SHIN, Chan-Woo YANG, Dong-Min LEE
-
Publication number: 20160099265Abstract: A display apparatus includes a base substrate, a pixel on the base substrate, and a color filter part between the base substrate and the pixel. The pixel includes a cover layer defining a TSC (Tunnel Shaped Cavity) on the base substrate, an image display part provided in the TSC, and first and second electrodes which apply an electric field to the image display part.Type: ApplicationFiled: December 9, 2015Publication date: April 7, 2016Inventors: YEUNTAE KIM, HYANG-SHIK KONG, NAMSEOK ROH, HONGSICK PARK, CHANGOH JEONG, JINHO JU, BYEONG-JIN LEE, KYUNGTAE CHAE, JISEONG YANG
-
Publication number: 20160099266Abstract: An image sensor includes a semiconductor layer with a plurality of photodiodes. A plurality of isolation structures is disposed in the back side of the semiconductor layer between individual photodiodes in the plurality of photodiodes. The plurality of isolation structures extend into the back side of the semiconductor layer a first depth and extend out of the back side of the semiconductor layer a first length. A plurality of light filters is disposed proximate to the back side of the semiconductor layer such that the plurality of isolation structures is disposed between individual light filters in the plurality of light filters. An antireflection coating is also disposed between the semiconductor layer and the plurality of light filters.Type: ApplicationFiled: October 3, 2014Publication date: April 7, 2016Inventors: Wei Zheng, Chia-Ying Liu, Chun-Yung Ai, Wu-Zang Yang, Chih-Wei Hsiung, Chen-Wei Lu
-
Publication number: 20160099267Abstract: An image sensor such as a complementary metal-oxide-semiconductor (CMOS) image sensor and a method of manufacturing the same are provided. The CMOS image sensor includes: a semiconductor substrate including a first surface and a third surface formed by removing a part of the semiconductor substrate from a second surface opposite to the first surface; a plurality of active regions which are formed between the first surface and the third surface and each of which includes a photoelectric conversion element generating charges in response to light input through the third surface; and an isolation region vertically formed from either of the first and third surfaces to isolate the active regions from one another. When the CMOS image sensor is viewed from the above of the third surface, each of the active regions may have round corners and concave sides.Type: ApplicationFiled: October 1, 2015Publication date: April 7, 2016Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Seung Wook LEE, Yi Tae KIM, Jong Eun PARK, Jung Chak AHN, Kyung Ho LEE, Tae Hun LEE, Hee Geun JEONG
-
Publication number: 20160099268Abstract: Provided is an imaging apparatus, including a pixel region in which a plurality of pixels are arranged, the plurality of pixels each including: a plurality of photoelectric converters configured to generate charges corresponding to an amount of incident light; a plurality of charge holding portions arranged correspondingly to the plurality of photoelectric converters and configured to hold charges generated by the plurality of photoelectric converters respectively; and a light condensing portion arranged so as to be shared by the plurality of photoelectric converters and configured to guide the incident light to the plurality of photoelectric converters. In the imaging apparatus, a height (Vb) of a first potential barrier between two charge holding portions included in the a pixel is lower than a height (Va) of a second potential barrier between two charge holding portions included in different pixels.Type: ApplicationFiled: September 16, 2015Publication date: April 7, 2016Inventor: Masaaki Minowa
-
Publication number: 20160099269Abstract: Disclosed herein are novel charge mode readout circuits and associated methods of signal processing. The devices and methods of the invention allow for the improved processing of stored signals by a charge mode readout amplifier, wherein the readout level may be shifted to a desired range and wherein a fully differential output swing may be imparted. The invention advantageously employs a single pair of capacitors to serve the dual roles of modulating amplifier gain and level shifting the output.Type: ApplicationFiled: October 5, 2015Publication date: April 7, 2016Inventor: Steven Huang
-
Publication number: 20160099270Abstract: An image-sensor structure is provided. The image-sensor structure includes a substrate, a plurality of photoelectric conversion units formed in the substrate, and a plurality of color filter patterns including a red filter pattern having a first refractive index, a green filter pattern having a second refractive index and a blue filter pattern having a third refractive index formed above the substrate and the photoelectric conversion units, wherein at least one color filter pattern contains a component having a specific refractive index such that the second refractive index of the green filter pattern is higher than the first refractive index of the red filter pattern and the third refractive index of the blue filter pattern.Type: ApplicationFiled: October 1, 2014Publication date: April 7, 2016Inventors: Chung-Jung HSU, Yu-Kun HSIAO, Chung-Hao LIN
-
Publication number: 20160099271Abstract: An image sensor includes a substrate, dual-waveband photosensitive devices, at least one infrared photosensitive device, a transparent dielectric layer, at least one infrared band-pass filter, a color filter layer and a micro-lens layer. The dual-waveband photosensitive devices are disposed in the substrate, and each dual-waveband photosensitive device is configured to sense an infrared light and one visible light. The infrared photosensitive device is disposed in the substrate, in which the dual-waveband photosensitive devices and the infrared photosensitive device are arranged in an array. The transparent dielectric layer is disposed over the dual-waveband photosensitive devices and the infrared photosensitive device. The infrared band-pass filter is disposed in the transparent dielectric layer and corresponds to the infrared photosensitive device. The color filter layer is disposed to cover the transparent dielectric layer and the infrared band-pass filter.Type: ApplicationFiled: October 2, 2014Publication date: April 7, 2016Inventors: Keng-Yu CHOU, Kazuaki HASHIMOTO, Jen-Cheng LIU, Jhy-Jyi SZE, Wei-Chieh CHIANG, Pao-Tung CHEN
-
Publication number: 20160099272Abstract: A stacked filter for an image sensor including an infrared (IR) pixel is provided. The stacked filter includes a first filter layer disposed at the IR pixel. The first filter layer allows light with wavelengths of a first band to be transmitted through. The stacked filter further includes a second filter layer stacked with the first filter layer. The second filter layer allows light with wavelengths of a second band to be transmitted through. The first band partially overlaps the second band at wavelengths of a third band. The third band is narrower than the first band and the second band. The stacked filter allows light with the wavelengths of the third band to be transmitted through. Furthermore, an image sensor containing a stacked filter is also provided.Type: ApplicationFiled: October 6, 2014Publication date: April 7, 2016Inventor: Wei-Ko WANG
-
Publication number: 20160099273Abstract: An imager may include depth sensing pixels that provide an asymmetrical angular response to incident light. The depth sensing pixels may each include a substrate region formed from a photosensitive portion and a non-photosensitive portion. The depth sensing pixels may include mechanisms that prevent regions of the substrate from receiving incident light. Depth sensing pixel pairs may be formed from depth sensing pixels that have different asymmetrical angular responses. Each of the depth sensing pixel pairs may effectively divide the corresponding imaging lens into separate portions. Depth information for each depth sensing pixel pair may be determined based on the difference between output signals of the depth sensing pixels of that depth sensing pixel pair. The imager may be formed from various combinations of depth sensing pixel pairs and color sensing pixel pairs arranged in a Bayer pattern or other desired patterns.Type: ApplicationFiled: December 11, 2015Publication date: April 7, 2016Applicant: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLCInventors: Gennadiy AGRANOV, Dongqing CAO, Junichi NAKAMURA, Richard Scott JOHNSON