With Discrete Components Patents (Class 257/724)
  • Patent number: 8395245
    Abstract: A semiconductor package module includes a circuit board including a board body having a receiving portion and conductive patterns formed on the board body; a semiconductor package received in the receiving portion and having conductive terminals electrically connected to the conductive patterns and an s semiconductor chip electrically connected to the conductive terminals; and a connection member electrically connecting the conductive patterns and the conductive terminals.
    Type: Grant
    Filed: December 11, 2007
    Date of Patent: March 12, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jong Hoon Kim, Min Suk Suh, Seong Cheol Kim, Seung Taek Yang, Seung Hyun Lee
  • Patent number: 8389333
    Abstract: A semiconductor device has a first semiconductor die and first encapsulant deposited around the first semiconductor die. A first insulating layer is formed over the first semiconductor die and first encapsulant. A first conductive layer is formed over the first insulating layer and electrically connected to a contact pad of the first semiconductor die. A second semiconductor die is mounted to the first insulating layer and first conductive layer. A second encapsulant is deposited around the second semiconductor die. A second insulating layer is formed over the second semiconductor die and second encapsulant. A second conductive layer is formed over the second insulating layer and electrically connected to a contact pad of the second semiconductor die. A plurality of conductive vias is formed continuously through the first and second encapsulants outside a footprint of the first and second semiconductor die electrically connected to the first and second conductive layers.
    Type: Grant
    Filed: May 26, 2011
    Date of Patent: March 5, 2013
    Assignee: STATS ChipPAC, Ltd.
    Inventor: Zigmund R. Camacho
  • Patent number: 8390114
    Abstract: A semiconductor package includes a substrate, a first semiconductor chip module attached to the substrate, a conductive connection member attached to the first semiconductor chip module, and a second semiconductor chip module attached to the conductive connection member. The first and second semiconductor chip modules are formed to have step like shapes to and extend laterally in opposite directions so as to define a zigzag arrangement together.
    Type: Grant
    Filed: July 14, 2010
    Date of Patent: March 5, 2013
    Assignee: SK Hynix Inc.
    Inventors: Jae Myun Kim, Seung Jee Kim, Ki Bum Kim
  • Patent number: 8391008
    Abstract: A power electronics module includes a frame, a jet impingement cooler assembly, and a power electronics assembly. The frame includes a first surface, a second surface, a power electronics cavity within the first surface of the frame, a fluid inlet reservoir, and a fluid outlet reservoir. The fluid inlet and outlet reservoirs extend between the first surface of the frame and the second surface of the frame. The fluid inlet reservoir and the fluid outlet reservoir are configured to be fluidly coupled to one or more additional modular power electronics devices. The jet impingement assembly is sealed within the frame and fluidly coupled to the fluid inlet reservoir and the fluid outlet reservoir. The power electronics assembly includes at least one power electronics component, is positioned within the power electronics cavity, and is thermally coupled to the jet impingement cooler assembly. Power electronic module assemblies are also disclosed.
    Type: Grant
    Filed: February 17, 2011
    Date of Patent: March 5, 2013
    Assignee: Toyota Motor Engineering & Manufacturing North America, Inc.
    Inventor: Ercan Mehmet Dede
  • Patent number: 8384227
    Abstract: A semiconductor device has an interposer frame mounted over a carrier. A semiconductor die has an active surface and bumps formed over the active surface. The semiconductor die can be mounted within a die opening of the interposer frame or over the interposer frame. Stacked semiconductor die can also be mounted within the die opening of the interposer frame or over the interposer frame. Bond wires or bumps are formed between the semiconductor die and interposer frame. An encapsulant is deposited over the interposer frame and semiconductor die. An interconnect structure is formed over the encapsulant and bumps of the first semiconductor die. An electronic component, such as a discrete passive device, semiconductor die, or stacked semiconductor die, is mounted over the semiconductor die and interposer frame. The electronic component has an I/O count less than an I/O count of the semiconductor die.
    Type: Grant
    Filed: November 16, 2010
    Date of Patent: February 26, 2013
    Assignee: STATS ChipPAC, Ltd.
    Inventors: NamJu Cho, HeeJo Chi, HanGil Shin
  • Patent number: 8378470
    Abstract: A first semiconductor chip and a second semiconductor chip are overlapped with each other in a direction in which a first multilayer interconnect layer and a second multilayer interconnect layer are opposed to each other. When seen in a plan view, a first inductor and a second inductor are overlapped. The first semiconductor chip and the second semiconductor chip have non-opposed areas which are not opposed to each other. The first multilayer interconnect layer has a first external connection terminal in the non-opposed area, and the second multilayer interconnect layer has a second external connection terminal in the non-opposed area.
    Type: Grant
    Filed: September 2, 2010
    Date of Patent: February 19, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Yasutaka Nakashiba, Kenta Ogawa
  • Patent number: 8378479
    Abstract: According to an aspect of the present invention, there is provided a semiconductor device, including a semiconductor chip including a first electrode and a second electrode of a semiconductor element, the first electrode and the second electrode being configured on a first surface and a second surface of the semiconductor chip, an encapsulating material encapsulating the semiconductor chip, the surface portion being other than regions, each of the regions connecting with the first second electrodes, each of inner electrodes being connected with the first or the second electrodes, a thickness of the inner electrode from the first surface or the second surface being the same thickness as the encapsulating material from the first surface or the second surface, respectively, outer electrodes, each of the outer electrodes being formed on the encapsulating material and connected with the inner electrode, a width of the outer electrode being at least wider than a width of the semiconductor chip, and outer plating ma
    Type: Grant
    Filed: July 21, 2011
    Date of Patent: February 19, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Akira Tojo, Tomoyuki Kitani, Kazuhito Higuchi, Masako Fukumitsu, Tomohiro Iguchi, Hideo Nishiuchi, Kyoto Kato
  • Patent number: 8373249
    Abstract: The present invention provides a method and apparatus for a programmable capacitor associated with an input/output pad in the semiconductor device. The apparatus includes a semiconductor die having an upper surface, a first capacitor deployed above the upper surface of the semiconductor die, a separation layer deployed above the first capacitor, and a bond pad deployed above the separation layer such that at least a portion of the bond pad lies above the first capacitor.
    Type: Grant
    Filed: January 24, 2011
    Date of Patent: February 12, 2013
    Assignee: Micron Technology, Inc.
    Inventors: Sion C. Quinlan, Bryan Almond, Ken S. Hunt, Andrew M. Lever, Joe A. Ward
  • Patent number: 8373280
    Abstract: An assembly component and a technique for assembling a chip package using the assembly component are described. This chip package includes a set of semiconductor dies that are arranged in a stack in a vertical direction, which are offset from each other in a horizontal direction to define a stepped terraced at one side of the vertical stack. Moreover, the chip package may be assembled using the assembly component. In particular, the assembly component may include a housing having another stepped terrace. This other stepped terrace may include a sequence of steps in the vertical direction, which are offset from each other in the horizontal direction. Furthermore, the housing may be configured to mate with the set of semiconductor dies such that the set of semiconductor dies are arranged in the stack in the vertical direction. For example, the other stepped terrace may approximately be a mirror image of the stepped terrace.
    Type: Grant
    Filed: September 1, 2010
    Date of Patent: February 12, 2013
    Assignee: Oracle America, Inc.
    Inventors: John A. Harada, Robert J. Drost, David C. Douglas
  • Patent number: 8368216
    Abstract: The present invention relates to a semiconductor package having at least one first layer chip, a plurality of first metal bumps, at least one second layer chip and a package body. The first layer chip includes a first active surface upon which the first metal bumps are disposed and a plurality of first signal coupling pads disposed adjacent to the first active surface. The second layer chip is electrically connected to the first layer chip, and includes a second active surface that faces the first active surface and a plurality of second signal coupling pads. The second signal coupling pads are capacitively coupled to the first signal coupling pads so as to provide proximity communication between the first layer chip and the second layer chip. The package body encapsulates the first layer chip, the first metal bumps, and the second layer chip, and the first metal bumps are partially exposed.
    Type: Grant
    Filed: August 31, 2010
    Date of Patent: February 5, 2013
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Yi-Shao Lai, Tsung-Yueh Tsai, Ming-Kun Chen, Hsiao-Chuan Chang, Ming-Hsiang Cheng
  • Patent number: 8368210
    Abstract: A semiconductor device package is formed of DBC in which thinned MOSgated and/or diode die are soldered to the bottom of an etched depression in the upper conductive layer. A via in the insulation layer of the DBC is filled with a conductive material to form a resistive shunt. Plural packages may be formed in a DBC card and may be separated individually or in clusters. The individual packages are mounted in various arrays on a support DBC board and heat sink. Integrated circuits may be mounted on the assembly and connected to the die for control of the die conduction.
    Type: Grant
    Filed: September 6, 2011
    Date of Patent: February 5, 2013
    Assignee: International Rectifier Corporation
    Inventor: Henning M. Hauenstein
  • Patent number: 8368209
    Abstract: The problem of damage on an antenna or a circuit (electrostatic breakdown) due to discharge of electric charge accumulated in an insulator is solved; and the problem of NAKANUKE failure is solved. A pair of conductive layers, a pair of insulators provided between the pair of conductive layers, and a chip which is provided between the pair of insulators and includes an antenna, an analog circuit, and a digital circuit are provided, in which an opening is provided for at least one of the pair of conductive layers, and the opening is provided at a position which overlaps at least the analog circuit.
    Type: Grant
    Filed: September 16, 2010
    Date of Patent: February 5, 2013
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Takahiro Tuji, Koichiro Kamata
  • Patent number: 8368200
    Abstract: A method of manufacture of a shielded stacked integrated circuit packaging system includes: forming a first integrated circuit structure having a first substrate and a first integrated circuit die; mounting a shield over the first substrate and the first integrated circuit die; mounting a second integrated circuit structure having a second substrate and a second integrated circuit die over the shield; and forming a package encapsulation for covering the first integrated circuit die, the shield, and the second integrated circuit structure.
    Type: Grant
    Filed: August 17, 2011
    Date of Patent: February 5, 2013
    Assignee: STATS ChipPAC Ltd.
    Inventors: Ki Youn Jang, YoungMin Kim, Hyung Jun Jeon
  • Patent number: 8368206
    Abstract: A heat radiation package of the present invention includes a substrate in an upper surface side of which recess portion is provided, embedded wiring portion which is filled in the recess portion of the substrate and on which semiconductor element which generates a heat is mounted, and a heat sink connected to a lower surface side of the substrate. The substrate is made of silicon, ceramics, or insulating resin.
    Type: Grant
    Filed: August 7, 2008
    Date of Patent: February 5, 2013
    Assignee: Shinko Electric Industries Co., Ltd.
    Inventors: Akinori Shiraishi, Kei Murayama, Yuichi Taguchi, Masahiro Sunohara, Mitsutoshi Higashi
  • Patent number: 8367469
    Abstract: A method of packaging one or more semiconductor dies is provided. The method includes: providing a first die having a circuit surface and a connecting surface; providing a chip-scale frame having an inside surface and an outside surface, the chip-scale frame having a well region having an opening in the inside surface; coupling the first die to a wall of the well region using a first coupling mechanism for electrical and mechanical coupling; providing a substrate having a top surface and a bottom surface; coupling the inside surface of the chip-scale frame with the top surface of the substrate by a second coupling mechanism, wherein a gap is provided between the circuit surface of the first die and the top surface of the substrate; coupling a heat sink to the outside surface of the chip-scale frame using a third coupling mechanism.
    Type: Grant
    Filed: January 10, 2012
    Date of Patent: February 5, 2013
    Assignee: Semtech Corporation
    Inventors: Andrew J. Bonthron, Darren Jay Walworth
  • Patent number: 8362626
    Abstract: An SiP (semiconductor device) using a stacked packaging method for stacking a microcomputer IC chip over a driver IC chip in which circuits sensitive to heat or noise, including an analog to digital conversion circuit, a digital to analog conversion circuit, a sense amplifier circuit of a memory (RAM or ROM), or a power supply circuit of a microcomputer IC chip, are prevented from two-dimensionally overlapping with a driver circuit of the lower-side driver IC chip to reduce, during the operation, the effect of heat or noise, which the circuits sensitive to heat or noise of the microcomputer IC chip receive from the driver circuit of the lower-side driver IC chip, thereby improving the operation stability of the SiP (semiconductor device) using the stacked packaging method.
    Type: Grant
    Filed: August 25, 2008
    Date of Patent: January 29, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Nobuya Koike, Shinya Nagata
  • Patent number: 8357942
    Abstract: In a semiconductor device by which peripheral circuit sections, such as a semiconductor element, a matching circuit section, a bias circuit section, a capacitor element, are placed on and connected to a substrate, the semiconductor element can be grounded, and the semiconductor device which can make heat radiation characteristics of the semiconductor element satisfactory is provided, without providing a via hole into a semiconductor substrate. It includes: a semiconductor element (2) placed on a substrate (1); peripheral circuit sections (30) and (40) placed on the substrate (1) and connected with the semiconductor element (2); an electrode (30e) provided in the peripheral circuit section (30) and grounded; an electrode (30s) for grounding connected to a metal layer (30m), a metal layer (30m) and a source electrode (2s) of the semiconductor element (2); and an electrode (30d) connected to a gate electrode (2g) of the semiconductor element (2).
    Type: Grant
    Filed: October 1, 2007
    Date of Patent: January 22, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Kazutaka Takagi
  • Patent number: 8358005
    Abstract: The invention provides semiconductor material (e.g., gallium nitride material) devices (e.g., transistors) and methods associated with the same. The devices may be supported within a package that is formed, in part, of a polymeric material. In other embodiments, the devices may be mounted to a support (e.g., circuit board) and a polymeric material may encapsulate a portion of the device extending from the support.
    Type: Grant
    Filed: June 4, 2008
    Date of Patent: January 22, 2013
    Assignee: International Rectifier Corporation
    Inventors: Isik C. Kizilyalli, Robert J. Therrien, David M. Boulin, Apurva D. Chaudhari
  • Patent number: 8354748
    Abstract: A mounting substrate for a processor includes a die side and a land side with a processor footprint configured on the die side. The processor footprint is coupled to at least one processor interconnect and a microelectronic die is embedded in the mounting substrate. The microelectronic die is coupled to the processor interconnect and communication between a processor to be installed on the processor footprint is in a rate between 10 Gb/s and 1 Tb/s.
    Type: Grant
    Filed: January 20, 2012
    Date of Patent: January 15, 2013
    Assignee: Intel Corporation
    Inventors: Sriram Dattaguru, Lesley A. Polka Wood, Yoshihiro Tomita, Kiniya Ichikawa, Robert L. Sankman
  • Patent number: 8350382
    Abstract: A semiconductor package includes a substrate, at least one chip including a first side and a backside opposite of the first side, the first side electrically coupled to the substrate, a conductive layer coupled to the backside of the at least one chip, and at least one electronic component coupled to the conductive layer and in electrical communication with the substrate.
    Type: Grant
    Filed: September 21, 2007
    Date of Patent: January 8, 2013
    Assignee: Infineon Technologies AG
    Inventors: Edward Fürgut, Joachim Mahler, Michael Bauer
  • Patent number: 8349654
    Abstract: A microelectronic assembly that includes a first microelectronic element having a first rear surface. The assembly further includes a second microelectronic element having a second rear surface. The second microelectronic element is attached to the first microelectronic element so as to form a stacked package. A bridging element electrically connects the first microelectronic element and the second microelectronic element. The first rear surface of the first microelectronic element faces toward the second rear surface of the second microelectronic element.
    Type: Grant
    Filed: May 25, 2011
    Date of Patent: January 8, 2013
    Assignee: Tessera, Inc.
    Inventor: Belgacem Haba
  • Patent number: 8345434
    Abstract: According to one embodiment, there is a high frequency circuit having a multi-chip module structure, including a semiconductor substrate set formed with discrete transistors connected in series, a first dielectric substrate set formed with capacitors, and a second dielectric substrate set formed with strip lines.
    Type: Grant
    Filed: May 25, 2010
    Date of Patent: January 1, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Kazutaka Takagi
  • Patent number: 8344503
    Abstract: 3-D ICs (18, 18?, 90) with integrated passive devices (IPDs) (38) having reduced cross-talk and high packing density are provided by stacking separately prefabricated substrates (20, 30, 34) coupled by through-substrate-vias (TSVs) (40). An active device (AD) substrate (20) has contacts on its upper portion (26). An isolator substrate (30) is bonded to the AD substrate (20) so that TSVs (4030) in the isolator substrate (30) are coupled to the contacts (26) on the AD substrate (20), and desirably has an interconnect zone (44) on its upper surface. An IPD substrate (34) is bonded to the isolator substrate (30) so that TSVs (4034) therein are coupled to the interconnect zone (44) on the isolator substrate (30) and/or TSVs (4030) therein. The IPDs (38) are formed on its upper surface and coupled by TSVs (4034, 4030) in the IPD (34) and isolator (30) substrates to devices (26) in the AD substrate (20).
    Type: Grant
    Filed: November 25, 2008
    Date of Patent: January 1, 2013
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Paul W. Sanders, Robert E. Jones, Michael F. Petras, Chandrasekaram Ramiah
  • Patent number: 8334586
    Abstract: Stacked semiconductor chips. One embodiment provides a device having a first body. A first power semiconductor chip and first external contact elements is provides. A second body includes a second semiconductor chip and second external contact elements. The second body is placed over the first body. The first external contact elements and the second external contact elements define a first plane.
    Type: Grant
    Filed: May 18, 2011
    Date of Patent: December 18, 2012
    Assignee: Infineon Technologies AG
    Inventors: Ralf Otremba, Josef Hoeglauer, Xaver Schloegel, Soon Hock Tong, Kwai Hong Wong
  • Patent number: 8327521
    Abstract: Methods are provided for production of pre-collapsed capacitive micro-machined ultrasonic transducers (cMUTs). Methods disclosed generally include the steps of obtaining a nearly completed traditional cMUT structure prior to etching and sealing the membrane, defining holes through the membrane of the cMUT structure for each electrode ring fixed relative to the top face of the membrane, applying a bias voltage across the membrane and substrate of the cMUT structure so as to collapse the areas of the membrane proximate to the holes to or toward the substrate, fixing and sealing the collapsed areas of the membrane to the substrate by applying an encasing layer, and discontinuing or reducing the bias voltage. CMUT assemblies are provided, including packaged assemblies, integrated assemblies with an integrated circuit/chip (e.g., a beam-steering chip) and a cMUT/lens assembly. Advantageous cMUT-based applications utilizing the disclosed pre-collapsed cMUTs are also provided, e.g.
    Type: Grant
    Filed: September 17, 2008
    Date of Patent: December 11, 2012
    Assignee: Koninklijke Philips Electronics N.V.
    Inventors: Peter Dirksen, Anthonie Van Der Lugt
  • Patent number: 8330252
    Abstract: An integrated circuit device includes a semiconductor chip and a control chip at different supply potentials. A lead chip island includes an electrically conductive partial region and an insulation layer. The semiconductor chip is arranged on the electrically conductive partial region of the lead chip island and the control chip is cohesively fixed on the insulation layer.
    Type: Grant
    Filed: October 10, 2007
    Date of Patent: December 11, 2012
    Assignee: Infineon Technologies AG
    Inventors: Joachim Mahler, Reimund Engl, Thomas Behrens, Wolfgang Kuebler, Rainald Sander
  • Patent number: 8324725
    Abstract: Semiconductor dies are stacked offset from one another so that terminals located along two edges of each die are exposed. The two edges of the dies having terminals may be oriented in the same direction. Electrical connections may connect terminals on one die with terminals on another die, and the stack may be disposed on a wiring substrate to which the terminals of the dies may be electrically connected.
    Type: Grant
    Filed: June 24, 2005
    Date of Patent: December 4, 2012
    Assignee: FormFactor, Inc.
    Inventors: Igor Y. Khandros, Charles A. Miller, Bruce J. Barbara, Barbara Vasquez
  • Patent number: 8324028
    Abstract: An assembly includes a support element and a chip having contact elements. The chip is mounted onto the support element with the contact elements facing the support element. A shield layer is on the support element for electrically or magnetically shielding a circuit element of the chip.
    Type: Grant
    Filed: December 1, 2006
    Date of Patent: December 4, 2012
    Assignee: Infineon Technologies AG
    Inventors: Jens Kissing, Dietolf Seippel
  • Patent number: 8324726
    Abstract: A semiconductor device that improves the heat cycle resistance and power cycle resistance of a power module. An electrode member in which copper posts are formed in a plurality of perforations cut in a support made of a ceramic material is soldered onto a side of an IGBT where an emitter electrode is formed. By soldering the copper posts onto the electrode, heat generated in the IGBT is transferred to the electrode member and is radiated. In addition, even if a material of which the IGBT is made and copper differ in thermal expansivity, stress on a soldered interface is reduced and distortion is reduced. This suppresses the appearance of a crack. As a result, the heat cycle resistance and power cycle resistance of a power module can be improved.
    Type: Grant
    Filed: February 10, 2006
    Date of Patent: December 4, 2012
    Assignees: Octec, Inc., Fuji Electric Co., Ltd., Kyocera Corporation
    Inventors: Katsuya Okumura, Yoshikazu Takahashi, Kazunori Takenouchi
  • Patent number: 8310835
    Abstract: This relates to systems and methods for providing one or more vias through a module of an electrical system. For example, in some embodiments, the module can include one or more passive and/or active elements of the electrical system around which a packaging has been plastic molded. The module can be stacked under another component of the electrical system. Vias can then be provided that extend through the module. The vias can include, for example, electrically conductive pathways. In this manner, the vias can provide electrical pathways for coupling the component stacked on top of the module to other entities of an electronic device including the electrical system. For example, the component can be coupled to other entities such as other components, other modules, printed circuit boards, other electrical systems, or to any other suitable entity.
    Type: Grant
    Filed: April 28, 2010
    Date of Patent: November 13, 2012
    Assignee: Apple Inc.
    Inventors: Gloria Lin, Bryson Gardner, Jr., Joseph Fisher, Jr., Dennis Pyper, Amir Salehi
  • Patent number: 8309397
    Abstract: A method for fabricating an encapsulant cavity integrated circuit package system includes: providing an interposer; forming a first integrated circuit package with an inverted bottom terminal having an encapsulant cavity and the interposer; and attaching a component on the interposer in the encapsulant cavity.
    Type: Grant
    Filed: September 19, 2011
    Date of Patent: November 13, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Il Kwon Shim, Byung Joon Han, Kambhampati Ramakrishna, Seng Guan Chow
  • Patent number: 8310048
    Abstract: Microelectronic devices and methods for manufacturing microelectronic devices are disclosed herein. An embodiment of one such method includes forming a plurality of through holes in a substrate with the through holes arranged in arrays, and attaching a plurality of singulated microelectronic dies to the substrate with an active side of the individual dies facing toward the substrate and with a plurality of terminals on the active side of the individual dies aligned with corresponding holes in the substrate. The singulated dies are attached to the substrate after forming the holes in the substrate.
    Type: Grant
    Filed: May 29, 2009
    Date of Patent: November 13, 2012
    Assignee: Micron Technology, Inc.
    Inventor: Teck Kheng Lee
  • Patent number: 8304888
    Abstract: This document discusses, among other things, a semiconductor die package having a first and a second discrete components embedded into a dielectric substrate. An integrated circuit (IC) die is surface mounted on a first side of the dielectric substrate. The semiconductor die package includes a plurality of conductive regions on the second side of the dielectric substrate for mounting the semiconductor die package. A plurality of through hole vias couple the IC die to the first and second discrete components and the plurality of conductive regions.
    Type: Grant
    Filed: December 22, 2009
    Date of Patent: November 6, 2012
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Luke England, Douglas Hawks
  • Patent number: 8298841
    Abstract: A method for manufacturing a light emitting diode package, includes: providing a light emitting chip structure comprising a substrate and a light emitting layer; treating the light emitting layer to form at least two spaced light emitting chips on the substrate, the light emitting chips each comprising a first surface away from the substrate and a second surface; forming a first carbon nanotube layer covering the first surfaces of the at least two spaced light emitting chips; removing the substrate; forming a second carbon nanotube layer on the second surfaces of the light emitting chips, thus obtaining a first carbon nanotube layer and a second carbon nanotube layer on opposite sides of the at least two spaced light emitting chips; and packaging the light emitting chip structure to obtain the light emitting diode package.
    Type: Grant
    Filed: December 13, 2011
    Date of Patent: October 30, 2012
    Assignee: Hon Hai Precision Industry Co., Ltd.
    Inventor: Sei-Ping Louh
  • Patent number: 8299608
    Abstract: A die stack package is provided and includes a substrate, a stack of computing components, at least one thermal plate, which is thermally communicative with the stack and a lid supported on the substrate to surround the stack and the at least one thermal plate to thereby define a first heat transfer path extending from one of the computing components to the lid via the at least one thermal plate and a fin coupled to a surface of the lid and the at least one thermal plate, and a second heat transfer path extending from the one of the computing components to the lid surface without passing through the at least one thermal plate.
    Type: Grant
    Filed: July 8, 2010
    Date of Patent: October 30, 2012
    Assignee: International Business Machines Corporation
    Inventors: Gerald K. Bartley, David R. Motschman, Kamal K. Sikka, Jamil A. Wakil, Xiaojin Wei, Jiantao Zheng
  • Patent number: 8299467
    Abstract: A thin film transistor is provided with a high crystallized region in a channel formation region and a high resistance region between a source and a drain, and thus has a high electric effect mobility and a large on current. The thin film transistor includes an “impurity which suppresses generation of crystal nuclei” contained in the base layer or located on its surface, a first wiring layer over a base layer, an impurity semiconductor layer over the first wiring, a semiconductor layer over the impurity semiconductor layer, the semiconductor layer comprises a crystalline region and a region containing an amorphous phase which is formed adjacent to the base layer.
    Type: Grant
    Filed: December 23, 2010
    Date of Patent: October 30, 2012
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Hidekazu Miyairi, Ryu Komatsu, Takafumi Mizoguchi
  • Patent number: 8288834
    Abstract: Various semiconductor devices can be formed at the end of a common fabrication process, thereby significantly improving manufacturing flexibility, by selectively wiring bonding different CMOS circuits to different MEMS, which are formed on the same semiconductor die. A semiconductor device that has a number of CMOS circuits and a number of MEMS is formed on the same semiconductor wafer in adjacent regions on the wafer, and then diced such that the CMOS circuits and the MEMS are formed on the same die. After dicing, different CMOS circuits and different MEMS can be selectively connected during the wire bonding step to form the different semiconductor devices.
    Type: Grant
    Filed: December 17, 2007
    Date of Patent: October 16, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Gobi R. Padmanabhan, Visvamohan Yegnashankaran
  • Patent number: 8288866
    Abstract: Techniques for modular chip fabrication are provided. In one aspect, a modular chip structure is provided. The modular chip structure comprises a substrate; a carrier platform attached to the substrate, the carrier platform comprising a plurality of conductive vias extending through the carrier platform; and a wiring layer on the carrier platform in contact with one or more of the conductive vias, wherein the wiring layer comprises one or more wiring levels and is configured to divide the carrier platform into a plurality of voltage islands; and chips, chip macros or at least one chip in combination with at least one chip macro assembled on the carrier platform.
    Type: Grant
    Filed: January 25, 2011
    Date of Patent: October 16, 2012
    Assignee: International Business Machines Corporation
    Inventors: Alain Caron, John Ulrich Knickerbocker
  • Patent number: 8288851
    Abstract: A system for hermetically sealing devices includes a substrate, which includes a plurality of individual chips. Each of the chips includes a plurality of devices and each of the chips are arranged in a spatial manner as a first array. The system also includes a transparent member of a predetermined thickness, which includes a plurality of recessed regions arranged in a spatial manner as a second array and each of the recessed regions are bordered by a standoff region. The substrate and the transparent member are aligned in a manner to couple each of the plurality of recessed regions to a respective one of said plurality of chips. Each of the chips within one of the respective recessed regions is hermetically sealed by contacting the standoff region of the transparent member to the plurality of first street regions and second street regions using at least a bonding process to isolate each of the chips within one of the recessed regions.
    Type: Grant
    Filed: April 13, 2011
    Date of Patent: October 16, 2012
    Assignee: Miradia Inc.
    Inventors: Xiao Yang, Dongmin Chen
  • Patent number: 8283765
    Abstract: A semiconductor chip and a stacked semiconductor package are presented. The semiconductor chip includes a semiconductor substrate, circuit patterns, first input/output pads and second input/output pads. The semiconductor substrate is divided into cell and peripheral regions and has first and second surfaces which oppose each other. The circuit patterns are formed on the first surface of the semiconductor substrate and are connected with the cell region and the peripheral region. The first input/output pads are formed in the cell region and are connected to the circuit patterns. The second input/output pads are formed in the peripheral region and connected with the circuit patterns.
    Type: Grant
    Filed: July 14, 2010
    Date of Patent: October 9, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventor: Jong Hoon Kim
  • Patent number: 8278751
    Abstract: Methods and systems for adhering microfeature workpieces to support members are disclosed. A method in accordance with one embodiment of the invention includes disposing a first adhesive on a surface of a microfeature workpiece, and disposing a second adhesive on a surface of a support member. The method can further include adhesively attaching the microfeature workpiece to the support member by contacting the first adhesive with the second adhesive while the second adhesive is only partially cured. In further particular embodiments, the first and second adhesives can have different compositions, and the second adhesive can be fully cured after the microfeature workpiece and support member are adhesively attached.
    Type: Grant
    Filed: February 8, 2005
    Date of Patent: October 2, 2012
    Assignee: Micron Technology, Inc.
    Inventors: Craig T. Clyne, John C. Fernandez
  • Patent number: 8278147
    Abstract: Of three chips (2A), (2B), and (2C) mounted on a main surface of a package substrate (1) in a multi-chip module (MCM), a chip (2A) with a DRAM formed thereon and a chip (2B) with a flash memory formed thereon are electrically connected to wiring lines (5) of the package substrate (1) through Au bumps (4), and a gap formed between main surfaces (lower surfaces) of the chips (2A), (2B) and a main surface of the package substrate (1) is filled with an under-fill resin (6). A chip (2C) with a high-speed microprocessor formed thereon is mounted over the two chips (2A) and (2B) and is electrically connected to bonding pads (9) of the package substrate (1) through Au wires (8).
    Type: Grant
    Filed: September 23, 2009
    Date of Patent: October 2, 2012
    Assignee: Renesas Electronics Corporation
    Inventors: Yoshiyuki Kado, Takahiro Naito, Toshihiko Sato, Hikaru Ikegami, Takafumi Kikuchi
  • Patent number: 8278744
    Abstract: A semiconductor device includes: a semiconductor chip mounting substrate, a control circuit board, a power terminal holder and a semi-fixing member. The semiconductor chip mounting substrate includes a substrate, a semiconductor chip provided on a first major surface of the substrate, and a first and second semiconductor chip connection electrodes. The control circuit board is provided generally in parallel to the first major surface and includes a control circuit, a control signal terminal connected to the control circuit, and a through hole extending in a direction generally perpendicular to the first major surface. The power terminal holder is provided on opposite side of the control circuit board from the semiconductor chip mounting substrate and includes a power terminal. The semi-fixing member includes a shank portion and an end portion. The shank portion is fixed to the power terminal holder and penetrates through the through hole.
    Type: Grant
    Filed: August 5, 2009
    Date of Patent: October 2, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Kazuaki Onishi
  • Patent number: 8274149
    Abstract: A semiconductor device package and a method of fabricating the same are disclosed. The semiconductor device package includes a substrate, a buffer structure, two active chips and a bridge chip. The substrate has a cavity, a first surface and a second surface opposite to the first surface. The cavity is extended from the first surface toward the second surface, and the buffer structure is disposed in the cavity. The active chips are disposed on and electrically connected to the first surface and around the cavity. The active chips both have a first active surface. The bridge chip is disposed in the cavity and above the buffer structure. The bridge chip has a second active surface, the second active surface faces the first active surfaces and is partially overlapped with the first active surfaces, the bridge chip is used for providing a proximity communication between the active chips.
    Type: Grant
    Filed: March 29, 2010
    Date of Patent: September 25, 2012
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Hsiao-Chuan Chang, Tsung-Yueh Tsai, Yi-Shao Lai, Ming-Hsiang Cheng
  • Patent number: 8269328
    Abstract: An assembly method is disclosed that includes providing a substrate, securing a first semiconductor device on a first surface thereof, and superimposing at least a second semiconductor device at least partially over the first semiconductor device. An outer peripheral portion of the second semiconductor device overhangs both the first semiconductor device and the substrate. Discrete conductive elements are placed between the outer peripheral portion of the second semiconductor device and a second surface of the substrate. Intermediate portions of the discrete conductive elements pass outside of a side surface of the substrate. Assemblies and packaged semiconductor devices that are formed in accordance with the method are also disclosed.
    Type: Grant
    Filed: November 19, 2010
    Date of Patent: September 18, 2012
    Assignee: Micron Technology, Inc.
    Inventors: Dalson Ye Seng Kim, Chong Chin Hui, Lee Wang Lai, Roslan Bin Said
  • Patent number: 8269343
    Abstract: A semiconductor device in accordance with one embodiment of the invention can include a substrate onto which a wiring pattern is formed. In addition, the semiconductor device can include a plurality of semiconductor packages. Each semiconductor package can include a lead frame that is coupled to an electrode of a semiconductor chip. Each lead frame can be located on a side surface and a bottom surface of the semiconductor package. In addition, the semiconductor device can include a pressure-contact section for receiving the plurality of semiconductor packages and for causing the plurality of semiconductor packages to come into contact with the wiring pattern.
    Type: Grant
    Filed: September 19, 2008
    Date of Patent: September 18, 2012
    Assignee: Spansion LLC
    Inventor: Kouichi Meguro
  • Patent number: 8263439
    Abstract: A semiconductor device has a carrier for supporting the semiconductor device. A first semiconductor die is mounted over the carrier. A first dummy die having a first through-silicon via (TSV) is mounted over the carrier. The first semiconductor die and the first dummy die are encapsulated using a wafer molding material. The carrier is removed. A first redistribution layer (RDL) is formed over a first surface of the first semiconductor die and a first surface of the first dummy die to electrically connect the first TSV and a contact pad of the first semiconductor die. An insulation layer is formed over the first RDL. A second RDL is formed over a second surface of the first dummy die opposite the first surface of the first dummy die and electrically connected to the first TSV. A semiconductor package is connected to the second RDL.
    Type: Grant
    Filed: October 15, 2010
    Date of Patent: September 11, 2012
    Assignee: STATS ChipPAC, Ltd.
    Inventors: Pandi Chelvam Marimuthu, Nathapong Suthiwongsunthorn, Il Kwon Shim, Kock Liang Heng
  • Patent number: 8263438
    Abstract: A semiconductor device includes a substrate, a die assembly attachable to the substrate and a flexible strip extending over the substrate and the die assembly. The flexible strip has one or more routing circuits carried thereon. The die assembly and the substrate are arranged to be electrically connected through the one or more routing circuits carried on the flexible strip.
    Type: Grant
    Filed: January 4, 2011
    Date of Patent: September 11, 2012
    Assignee: Infineon Technologies AG
    Inventors: Alvin Seah, Elstan Anthony Fernandez
  • Patent number: 8258621
    Abstract: An exemplary embodiment of the present invention is a semiconductor device having a regular layout region and an irregular layout region formed on one chip, including: a lower conductive layer; an interlayer insulating film formed on the lower conductive layer; an upper interconnect layer formed on the interlayer insulating film; and connection plugs disposed to electrically connect the lower conductive layer and the upper interconnect layer at a substantially shortest distance. In at least part of the regular layout region, the lower conductive layer and the upper interconnect layer are electrically connected to each other through at least two connection plugs and an intermediate connection layer for electrically connecting the at least two connection plugs, the at least two connection plugs being disposed at an immediately above position extending from immediately above the lower conductive layer and a shift position spaced apart from the immediately above position, respectively.
    Type: Grant
    Filed: July 1, 2011
    Date of Patent: September 4, 2012
    Assignee: Renesas Electronics Corporation
    Inventor: Hideyuki Ooka
  • Patent number: RE43720
    Abstract: A multi-chip device which includes a plurality of integrated circuit die disposed one over another. Each integrated circuit die includes one or a plurality of bond pads. One or a plurality of conductors are disposed to electrically couple the bond pads of vertically adjacent integrated circuit die. Each conductor is designed, calculated, specified and/or predetermined to have a length so as to behave as a segment in a multi-drop transmission line. The multi-drop transmission line may be terminated at one end or utilized in a flow-through approach. In one embodiment, an integrated circuit die may be horizontally offset with respect to a vertically adjacent integrated circuit die to expose the periphery region. In another embodiment, each integrated circuit die may be stacked and aligned in a vertical column. In this embodiment, a spacer such as a thermally conductive spacer is disposed between each integrated circuit die in the stack.
    Type: Grant
    Filed: September 15, 2005
    Date of Patent: October 9, 2012
    Assignee: Rambus Inc.
    Inventors: Donald V. Perino, Sayeh Khalili