Pn Junction Isolation (epo) Patents (Class 257/E21.544)
  • Publication number: 20070077697
    Abstract: A method for forming semi-insulating portions in a semiconductor substrate provides depositing a hardmask film over a semiconductor substructure to a thickness sufficient to prevent charged particles from passing through the hardmask. The hardmask is patterned creating openings through which charged particles pass and enter the substrate during an implantation process. The semi-insulating portions may extend deep into the semiconductor substrate and electrically insulate devices formed on opposed sides of the semi-insulating portions. The charged particles may advantageously be protons and further substrate portions covered by the patterned hardmask film are substantially free of the charged particles.
    Type: Application
    Filed: September 30, 2005
    Publication date: April 5, 2007
    Inventors: Wen-Chin Lin, Denny Tang, Chuan-Ying Lee, H. C. Cheng
  • Publication number: 20060192257
    Abstract: A semiconductor device and fabrication method thereof restrains an amplified current between input voltage Vin and ground voltage Vss, and first and second n-wells are biased into internal voltage sources, whereby the current-voltage characteristic of the input pad becomes stabilized during an open/short checkup of a semiconductor device. The semiconductor device includes a semiconductor substrate having a plurality of device isolation regions, first and second n-wells horizontally spaced from either of the plurality of device isolation regions, a p-channel transistor formed in the second n-well, an input protection transistor horizontally spaced from the first n-well and the device isolation region, on a symmetrical portion by the first n-well to the second n-well, and a guard ring formed between the first n-well and the input protection transistor.
    Type: Application
    Filed: April 4, 2006
    Publication date: August 31, 2006
    Inventor: Chang Lee
  • Patent number: 7095087
    Abstract: A semiconductor device and fabrication method thereof restrains an amplified current between input voltage Vin and ground voltage Vss, and first and second n-wells are biased into internal voltage sources, whereby the current-voltage characteristic of the input pad becomes stabilized during an open/short checkup of a semiconductor device. The semiconductor device includes a semiconductor substrate having a plurality of device isolation regions, first and second n-wells horizontally spaced from either of the plurality of device isolation regions, a p-channel transistor formed in the second n-well, an input protection transistor horizontally spaced from the first n-well and the device isolation region, on a symmetrical portion by the first n-well to the second n-well, and a guard ring formed between the first n-well and the input protection transistor.
    Type: Grant
    Filed: June 16, 2004
    Date of Patent: August 22, 2006
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Chang Soo Lee
  • Patent number: 6800916
    Abstract: Disclosed is an implantable cardiac defibrillator (50) with a circuit comprising a capacitively coupled bridge circuit (10) for using a low-voltage circuit to operate a high-voltage circuit. The invention maintains isolation between the high- and low voltage sections by using a capacitor (20).
    Type: Grant
    Filed: August 28, 2003
    Date of Patent: October 5, 2004
    Assignee: Microsemi Corporation
    Inventors: Alain R. Comeau, Jonas Per Ludvig Weiland