Plurality Of Lead Frames Mounted In One Device (epo) Patents (Class 257/E23.042)
  • Patent number: 7969000
    Abstract: A semiconductor device having a plurality of chips is reduced in size. In HSOP (semiconductor device) for driving a three-phase motor, a first semiconductor chip including a pMISFET and a second semiconductor chip including an nMISFET are mounted over each of a first tab, second tab, and third tab. The drains of the pMISFET and nMISFET over each tab are electrically connected with each other. Thus, two of six MISFETs can be placed over each of three tabs divided in correspondence with the number of phases of the motor, and they can be packaged in one in a compact manner. As a result, the size of the HSOP for driving a three-phase motor, having a plurality of chips can be reduced.
    Type: Grant
    Filed: February 16, 2010
    Date of Patent: June 28, 2011
    Assignee: Renesas Electronics Corporation
    Inventors: Yukihiro Sato, Norio Kido, Tatsuhiro Seki, Katsuo Ishizaka, Ichio Shimizu
  • Patent number: 7952198
    Abstract: A BGA package primarily includes a leadless leadframe with a plurality of leads, a chip disposed on the leads, a die-attaching layer adhering to an active surface of the chip and the top surfaces of the leads, a plurality of bonding wires electrically connecting the chip to the leads, an encapsulant, and a plurality of solder balls. Each lead has a bottom surface including a wire-bonding area and a ball-placement area, moreover, a plurality of lips project from the bottom surfaces of the leads around the ball-placement areas. The encapsulant encapsulates the chip, the bonding wires, the die-attaching layer, and the top surfaces, the bottom surfaces except the ball-placement areas. The solder balls are disposed on the ball-placement areas.
    Type: Grant
    Filed: May 14, 2008
    Date of Patent: May 31, 2011
    Assignees: ChipMos Technologies (Bermuda) Ltd., ChipMos Technologies Inc.
    Inventor: Hung-Tsun Lin
  • Publication number: 20110095406
    Abstract: A first lead frame group is constituted by a plurality of lead frames that are connected to the first circuit, terminals of the plurality of lead frames being provided on a first side of the semiconductor device. A second lead frame group is constituted by a plurality of lead frames that are connected to the second circuit, terminals of the plurality of lead frames being provided on a second side of the semiconductor device. A suspension lead for suspending a die pad that supports the semiconductor chip, the suspension lead being arranged from a corner portion that is formed by the first side and the second side toward the semiconductor chip. Among a group of the terminals of the first lead frame group that are provided on the first side, a terminal on the corner portion side is a terminal for inputting or outputting a signal with a high frequency.
    Type: Application
    Filed: October 20, 2010
    Publication date: April 28, 2011
    Applicant: CANON KABUSHIKI KAISHA
    Inventor: Takuya Mukaibara
  • Patent number: 7923825
    Abstract: An integrated circuit package is described that includes an integrated circuit die, a plurality of lower contact leads, and an insulating substrate positioned over the die and lower contact leads. The insulating substrate includes a plurality of electrically conducting upper routing traces formed on the bottom surface of the substrate. The traces on the bottom surface of the substrate electrically couple each lower contact lead with an associated I/O pad.
    Type: Grant
    Filed: September 3, 2009
    Date of Patent: April 12, 2011
    Assignee: National Semiconductor Corporation
    Inventors: Jaime A. Bayan, Anindya Poddar
  • Patent number: 7902646
    Abstract: Disclosed in this specification is a multiphase buck converter package and process for forming such package. The package includes at least four dies and at least nine parallel leads. The dies are electrically connected through a plurality of die attach pads, thus eliminating the need for wirebonding.
    Type: Grant
    Filed: March 12, 2010
    Date of Patent: March 8, 2011
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Yong Liu, Tiburcio A. Maldo, Hua Yang
  • Patent number: 7902655
    Abstract: Embodiments of the present invention provide electrical bussing for multichip leadframes. In various embodiments, a leadframe may comprise a first die paddle for receiving a first microelectronic device, a second die paddle for receiving a second microelectronic device, and at least one electrical bus disposed between the first die paddle and the second die paddle. In various ones of these embodiments, the electrical bus may be configured to supply a potential to at least one of the first and second microelectronic devices.
    Type: Grant
    Filed: April 3, 2007
    Date of Patent: March 8, 2011
    Assignee: Marvell International Ltd.
    Inventor: Michael D. Cusack
  • Patent number: 7898067
    Abstract: Semiconductor packages that contain multiple dies and methods for making such packages are described. The semiconductor packages contain a leadframe with multiple dies and also contain a single premolded clip that connects the dies. The premolded clip connects the solderable pads of the source die and gate die to the source and gate of the leadframe via standoffs. The solderable pads on the dies and on the standoffs provide a substantially planar surface to which the premolded clip is attached. Such a configuration increases the cross-sectional area of the interconnection when compared to wirebonded connections, thereby improving the electrical (RDSon) and the thermal performance of the semiconductor package. Such a configuration also lowers costs relative to similar semiconductor packages that use wirebonded connections. Other embodiments are described.
    Type: Grant
    Filed: October 31, 2008
    Date of Patent: March 1, 2011
    Inventor: Armand Vincent C. Jereza
  • Patent number: 7888185
    Abstract: Semiconductor device assemblies and systems that include at least one semiconductor device assembly include two or more semiconductor devices stacked one over another. Conductive pathways that extend around at least one side of at least one of the semiconductor devices provide electrical communication between conductive elements of the semiconductor devices, and optionally, a substrate. The conductive pathways may include self-supporting conductive leads or conductive traces carried by a substrate. Methods for forming semiconductor device assemblies having more than one semiconductor device include bending or wrapping at least one conductive pathway around a side of at least one semiconductor device and providing electrical communication between semiconductor devices of the assembly through the conductive pathways.
    Type: Grant
    Filed: August 17, 2006
    Date of Patent: February 15, 2011
    Assignee: Micron Technology, Inc.
    Inventors: David J. Corisis, Chin Hui Chong, Choon Kuan Lee
  • Publication number: 20110024885
    Abstract: A method for making semiconductor chips having coated portions can include mounting the chips in lead frames, stacking the lead frames in an orientation in which a portion of one lead frame masks a portion of a chip mounted on another lead frame but leaves another portion of the chip mounted on the other lead frame exposed to receive a coating, and depositing a coating on the stacked lead frames using, for example, an evaporative coating machine. In this manner, the coating is deposited on exposed portions of chips, such as its edges, and is not deposited on masked portions of chips, such as bond pads.
    Type: Application
    Filed: August 3, 2010
    Publication date: February 3, 2011
    Applicant: AVAGO TECHNOLOGIES FIBER IP (SINGAPORE) PTE. LTD.
    Inventor: Laurence Ray McColloch
  • Patent number: 7843043
    Abstract: A structure of a lead-frame matrix of photoelectron devices is provided. The lead-frame matrix is used to fabricate a first lead-frame array and a second lead-frame array. In the structure of the lead-frame matrix of the photoelectron devices, pins of the first lead-frame array and pins of the second lead-frame array are alternatively inserted.
    Type: Grant
    Filed: May 11, 2009
    Date of Patent: November 30, 2010
    Assignee: Everlight Electronics Co., Ltd.
    Inventors: Ming-Jing Lee, Shih-Jen Chuang, Chih-Hung Hsu, Chin-Chia Hsu
  • Patent number: 7821114
    Abstract: Disclosed in this specification is a multiphase buck converter package and process for forming such package. The package includes at least four dice and several parallel leads. The dice are electrically connected through a plurality of die attach pads, thus eliminating the need for wirebonding.
    Type: Grant
    Filed: March 17, 2009
    Date of Patent: October 26, 2010
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Yong Liu, Tiburcio A. Maldo, Hua Yang
  • Patent number: 7790500
    Abstract: A method of making a lead frame and a partially patterned lead frame package with near-chip scale packaging lead-count, wherein the method lends itself to better automation of the manufacturing line and improved quality and reliability of the packages produced therefrom. A major portion of the manufacturing process steps is performed with a partially patterned strip of metal formed into a web-like lead frame on one side so that the web-like lead frame is also rigid mechanically and robust thermally to perform without distortion or deformation during the chip-attach and wire bond processes, both at the chip level and the package level. The bottom side of the metal lead frame is patterned to isolate the chip-pad and the wire bond contacts only after the front side, including the chip and wires, is hermetically sealed with an encapsulant. The resultant package being electrically isolated enables strip testing and reliable singulation.
    Type: Grant
    Filed: October 24, 2007
    Date of Patent: September 7, 2010
    Assignee: Unisem (Mauritius) Holdings Limited
    Inventors: Mary Jean Ramos, Anang Subagio, Lynn Simporios Guirit, Romarico Santos San Antonio
  • Patent number: 7777314
    Abstract: A package of the present invention has a laminate structure formed by laminating a plurality of ceramic layers, and has a mount surface to be a joint surface when mounted on a mother board, defined parallel with the laminating direction. A first ceramic layer has a recess with an L-shaped cross section across the mount surface and a side surface, defined at each end thereof in a direction perpendicular to the laminating direction, and an external electrode formed on each recess, the external electrode having a surface thereof exposed to the mount surface.
    Type: Grant
    Filed: March 14, 2006
    Date of Patent: August 17, 2010
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Masanori Hongo, Masami Fukuyama
  • Patent number: 7754537
    Abstract: A wafer or a portion of a wafer including capped chips such as surface acoustic wave (SAW) chips is provided with terminals by applying a terminal-bearing element such as a dielectric element with terminals and leads thereon, or a lead frame, so that the terminal-bearing element covers the caps, and the leads are aligned with channels or other depressions between the caps. The leads are connected to contacts on the wafer, and the wafer is severed to form individual units, each including terminals supported by the cap and connected to the contacts by the leads. The resulting units can be handled and processed in the same manner as ordinary chips or chip assemblies.
    Type: Grant
    Filed: February 25, 2004
    Date of Patent: July 13, 2010
    Assignee: Tessera, Inc.
    Inventors: Belgacem Haba, Yoichi Kubota
  • Patent number: 7732302
    Abstract: A micromachined sensor and a process for fabrication and vertical integration of a sensor and circuitry at wafer-level. The process entails processing a first wafer to incompletely define a sensing structure in a first surface thereof, processing a second wafer to define circuitry on a surface thereof, bonding the first and second wafers together, and then etching the first wafer to complete the sensing structure, including the release of a member relative to the second wafer. The first wafer is preferably a silicon-on-insulator (SOI) wafer, and the sensing structure preferably includes a member containing conductive and insulator layers of the SOI wafer. Sets of capacitively coupled elements are preferably formed from a first of the conductive layers to define a symmetric capacitive full-bridge structure.
    Type: Grant
    Filed: February 19, 2008
    Date of Patent: June 8, 2010
    Assignee: Evigia Systems, Inc.
    Inventor: Navid Yazdi
  • Patent number: 7728420
    Abstract: A semiconductor package that includes a lead frame riveted to pillars electrically connect to an electrode of a semiconductor die.
    Type: Grant
    Filed: December 7, 2007
    Date of Patent: June 1, 2010
    Assignee: International Rectifier Corporation
    Inventors: Chuan Cheah, Kunzhong Hu
  • Patent number: 7719023
    Abstract: A light emitting device includes a plurality of chips efficiently disposed in a limited space of an opening that has an approximately elliptical or elongate-circular opening shape. The device includes a lead having a slit formed between a portion for bonding a wire to and a portion for mounting chips on, thereby to prevent extrusion of an adhesive and eliminate defective bonding.
    Type: Grant
    Filed: June 30, 2006
    Date of Patent: May 18, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Hiroaki Oshio
  • Patent number: 7714418
    Abstract: An improved leadframe panel suitable for use in packaging IC dice is described. The described leadframe panel is configured such that the amount of leadframe material that is removed during singulation of the leadframe panel is reduced.
    Type: Grant
    Filed: July 23, 2007
    Date of Patent: May 11, 2010
    Assignee: National Semiconductor Corporation
    Inventors: Peng Soon Lim, Terh Kuen Yii, Mohd Sabri Bin Mohamad Zin, Ken Pham
  • Patent number: 7709944
    Abstract: An integrated circuit package system comprising: providing a package substrate; attaching a base package having a portion of the base package substantially exposed over the package substrate; forming a cavity through the package substrate to the base package; and attaching a device partially in the cavity and connected to the portion of the base package substantially exposed.
    Type: Grant
    Filed: December 18, 2007
    Date of Patent: May 4, 2010
    Assignee: STATS ChipPac Ltd.
    Inventors: Heap Hoe Kuan, Seng Guan Chow, Linda Pei Ee Chua, Dioscoro A. Merilo
  • Patent number: 7696612
    Abstract: Disclosed in this specification is a multiphase buck converter package and process for forming such package. The package includes at least four dies and at least nine parallel leads. The dies are electrically connected through a plurality of die attach pads, thus eliminating the need for wirebonding.
    Type: Grant
    Filed: January 28, 2008
    Date of Patent: April 13, 2010
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Yong Liu, Tiburcio A. Maldo, Hua Yang
  • Patent number: 7692285
    Abstract: A semiconductor device having a plurality of chips is reduced in size. In HSOP (semiconductor device) for driving a three-phase motor, a first semiconductor chip including a pMISFET and a second semiconductor chip including an nMISFET are mounted over each of a first tab, second tab, and third tab. The drains of the pMISFET and nMISFET over each tab are electrically connected with each other. Thus, two of six MISFETs can be placed over each of three tabs divided in correspondence with the number of phases of the motor, and they can be packaged in one in a compact manner. As a result, the size of the HSOP for driving a three-phase motor, having a plurality of chips can be reduced.
    Type: Grant
    Filed: June 29, 2006
    Date of Patent: April 6, 2010
    Assignee: Renesas Technology Corp.
    Inventors: Yukihiro Sato, Norio Kido, Tatsuhiro Seki, Katsuo Ishizaka, Ichio Shimizu
  • Patent number: 7683476
    Abstract: Semiconductor package films and a display module comprising a packaged semiconductor device punched from a semiconductor package film are provided. In one embodiment, the invention provides a semiconductor package film comprising a base film comprising a plurality of semiconductor device regions, an intermediate region disposed on a first surface of the base film and disposed between two semiconductor device regions, and a reinforcing member attached to a second surface of the base film opposite the first surface of the base film and attached opposite the intermediate region. Each semiconductor device region comprises a semiconductor mounting region adapted to receive a semiconductor chip, and first and second metal line regions.
    Type: Grant
    Filed: September 8, 2006
    Date of Patent: March 23, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Si-hoon Lee, Jae-cheon Doh, Sa-yoon Kang
  • Patent number: 7675170
    Abstract: A removable wafer expander for die bonding equipment for a singularized wafer supported by a flexible sticky substrate, the removable wafer expander provided with a first ring member to be coupled with a second ring member for remote expansion of the flexible sticky substrate therebetween before the mounting of the wafer expander onto the die bonding equipment.
    Type: Grant
    Filed: August 3, 2007
    Date of Patent: March 9, 2010
    Assignee: STMicroelectronics Ltd
    Inventor: Kevin Formosa
  • Patent number: 7671451
    Abstract: A leadframe chip scale package includes a double leadframe assembly. The first leadframe has a central die paddle and peripheral leads, and the second leadframe, superimposed over the first leadframe in the package, has peripheral leads. The peripheral leads of both leadframes are situated in at least one row along an edge of the package, and in some embodiments in a row along each of the four edges of the package. The leads are patterned such that when the second leadframe is superimposed over the first leadframe, the leads do not contact each other; in a plan view, the leads of the first leadframe appear to be interdigitated with the leads of the second leadframe.
    Type: Grant
    Filed: November 14, 2005
    Date of Patent: March 2, 2010
    Assignee: Chippac, Inc.
    Inventors: Jason Lee, Geun Sik Kim
  • Patent number: 7666710
    Abstract: A method of manufacturing photo couplers is provided. At first, a receiver lead-frame array is cut from a lead-frame matrix having a transmitter lead-frame array and the receiver lead-frame array. Then, the receiver lead-frame array is overturned and placed on the lead-frame matrix to allow light-receiver elements on the receiver lead-frame array to face light-emitting elements on the transmitter lead-frame array of the lead-frame matrix. Finally, the receiver lead-frame array and the lead-frame matrix are connected.
    Type: Grant
    Filed: August 28, 2006
    Date of Patent: February 23, 2010
    Assignee: Everlight Electronics Co., Ltd.
    Inventors: Ming-Jing Lee, Shih-Jen Chuang, Chih-Hung Hsu, Yi-Hu Chao
  • Patent number: 7662672
    Abstract: A manufacturing process of a leadframe-based BGA package is disclosed. A leadless leadframe with an upper layer and a lower layer is provided for the package. The upper layer includes a plurality of ball pads, and the lower layer includes a plurality of sacrificial pads aligning and connecting with the ball pads. A plurality of leads are formed in either the upper layer or the lower layer to interconnect the ball pads or the sacrificial pads. An encapsulant is formed to embed the ball pads after chip attachment and electrical connections. During manufacturing process, a half-etching process is performed after encapsulation to remove the sacrificial pads to make the ball pads electrically isolated and exposed from the encapsulant for solder ball placement where the soldering areas of the ball pads are defined without the need of solder mask(s) to solve the problem of solder bleeding of the solder balls on the leads or the undesired spots during reflow. Moreover, mold flash can easily be detected and removed.
    Type: Grant
    Filed: May 19, 2008
    Date of Patent: February 16, 2010
    Assignees: ChipMos Technologies (Bermuda) Ltd., ChipMos Technologies Inc.
    Inventor: Hung-Tsun Lin
  • Patent number: 7612435
    Abstract: A method of packaging an integrated circuit die having a plurality of I/O pads is described. The method includes positioning the die within a die attach area of a first leadframe that includes a plurality of first leads. The method also includes positioning a second leadframe that includes a plurality of second leads over the first leadframe. The method further includes electrically connecting each of the second leads to both an associated I/O pad and a first lead.
    Type: Grant
    Filed: December 21, 2007
    Date of Patent: November 3, 2009
    Assignee: National Semiconductor Corporation
    Inventors: Jaime A. Bayan, Anindya Poddar
  • Patent number: 7598604
    Abstract: A first semiconductor element and a second semiconductor element each have an electrode forming surface with an electrode pad thereon. The first semiconductor element and the second semiconductor element are stacked to expose each electrode pad and bonded while facing the electrode forming surfaces each other. The electrode pads of the first and second semiconductor elements are connected to the first and second connection terminals via bonding wires. A metal circuit board including the first and second connection terminals, and the first and second semiconductor elements are sealed by a sealing material such that parts of the respective connection terminals expose.
    Type: Grant
    Filed: October 19, 2006
    Date of Patent: October 6, 2009
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Ryoji Matsushima
  • Patent number: 7576418
    Abstract: A lead frame structure comprises a side rail, a first paddle, a second paddle, a plurality of leads, and an downset anchor bar. The first paddle is connected to the side rail via at least one first tie bar, and the second paddle is connected to the side rail via at least one-second tie bar. The first paddle and the second paddle separated from each other are used to define an area to support a chip. These leads set on the side rail expends toward to the chip supporting area. One end of the downset anchor bar is connected to the side rail, and the other end of the downset anchor bar has a protrusion portion which is between the first paddle and the second paddle and is downset from the side rail.
    Type: Grant
    Filed: July 3, 2008
    Date of Patent: August 18, 2009
    Assignee: Orient Semiconductor Electronics, Ltd.
    Inventors: Chia-Yu Chen, Ta-Lin Pong, En-Shou Chang, I-Chi Cheng, Chen-Ping Su
  • Publication number: 20090174046
    Abstract: A two tier power module has, in one form thereof, a PC board having upper and lower traces with an opening in the insulating material that contains a power device which has upward extending solder bump connections. An upper leadframe is mounted on the solder bumps and the upper tracks of the PC board. Vias in the PC board connect selected upper and lower traces. A control device is mounted atop the leadframe and wire bonded to the leadframe, and the assembly is encapsulated leaving exposed the bottom surfaces of the lower traces of the PC board as external connections. In another form the PC board is replaced by a planar leadframe and the upper leadframe has stepped sections which make connections with the planar leadframe, the bottom surfaces of the planar leadframe forming external connections of the module.
    Type: Application
    Filed: January 7, 2008
    Publication date: July 9, 2009
    Inventors: Yong Liu, Margie T. Rios, Hua Yang, Yumin Liu, Tiburcio A. Maldo
  • Patent number: 7554179
    Abstract: A multi-leadframe semiconductor package and method of manufacture includes a first leadframe having a die pad and a plurality of contact leads around the periphery of the die pad. A die is attached to the die pad and electrically connected to the plurality of contact leads. A heat spreader leadframe having a heat spreader and a plurality of terminal leads around the periphery of the heat spreader is provided. The die pad is attached to the heat spreader, and the plurality of contact leads is attached to the plurality of terminal leads.
    Type: Grant
    Filed: February 7, 2005
    Date of Patent: June 30, 2009
    Assignee: Stats Chippac Ltd.
    Inventors: Il Kwon Shim, Seng Guan Chow, Jeffrey D. Punzalan, Pandi Chelvam Marimuthu
  • Patent number: 7547964
    Abstract: A semiconductor device package includes a die pad, a substrate disposed on the die pad, and a III-nitride based semiconductor device disposed on the substrate. The device package may also include a second semiconductor device disposed on the die pad or the substrate, which device may be electrically connected to the III-nitride based device to form a circuit.
    Type: Grant
    Filed: April 24, 2006
    Date of Patent: June 16, 2009
    Assignee: International Rectifier Corporation
    Inventors: Mark Pavier, Norman Glyn Connah
  • Patent number: 7535087
    Abstract: By disposing a rear surface of a first island 12 and a top surface of a second island 13 so as to at least partially overlap each other, a first semiconductor chip on the first island and a second semiconductor chip on a rear surface of the second island are configured so as to overlap each other. Accordingly, a planar occupied area can be set smaller than planar areas of both of the chips. Moreover, thin metal wires to be connected to the second semiconductor chip 20 are extended to a back side. Consequently, a thickness of a semiconductor device can also be reduced.
    Type: Grant
    Filed: March 28, 2007
    Date of Patent: May 19, 2009
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Hideyuki Inotsume, Hirokazu Fukuda
  • Patent number: 7495320
    Abstract: An integrated circuit (IC) package, such as a Quad Flat Pack (QFP), has at least one lead with a tip that extends substantially perpendicular to the ends of two or more bondwires, so that there is room for more than one bondwire to be attached to it along its length. Thus, bondwires leading from die bondpads that are not adjacent to one another can be efficiently connected to the same lead in a bus-like manner.
    Type: Grant
    Filed: April 27, 2006
    Date of Patent: February 24, 2009
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventor: Michael David Cusack
  • Patent number: 7482679
    Abstract: A leadframe (40) for a semiconductor device has a radially extending leads (42) having inner lead portions (44) and outer lead portions (46), and a dam bar (48) that mechanically connects the leads (42) together near the outer lead portions (46). The inner lead portions (44) define an open area having a central region and the dam bar (48) defines a leadframe outer perimeter. A generally X-shaped die support member has arms (50) that extend from the leadframe outer perimeter and meet at the central region. A heat sink includes sections (64) that are formed between adjacent pairs of the die support member arms (50). The heat sink sections (64) are connected to the die support member arms (50) with down set tie bars (66) such that the heat sink lays in a plane below a plane of the die support member arms (50).
    Type: Grant
    Filed: October 14, 2005
    Date of Patent: January 27, 2009
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Azhar Aripin, Norsaidi Sariyo
  • Publication number: 20080308913
    Abstract: A stacked semiconductor package includes a first semiconductor package, a second semiconductor package and a conductive connection member. The first semiconductor package includes a first semiconductor chip, a first lead frame having first outer leads that are electrically connected to the first semiconductor chip, and a first molding member formed on the first semiconductor chip and the first lead frame to expose the first outer leads. The second semiconductor package includes a second semiconductor chip, a second lead frame formed on the first molding member and having second outer leads that may be electrically connected to the second semiconductor chip, and a second molding member formed on the second semiconductor chip and the second lead frame to expose the second outer leads. The conductive connection member may electrically connect the first outer leads and the second outer leads to each other. Further, the conductive connection member may have a crack-blocking groove.
    Type: Application
    Filed: June 16, 2008
    Publication date: December 18, 2008
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sang-Wook PARK, Min-Young SON, Jong-Gi LEE, Kun-Dae YEOM, Sung-Ki LEE, Ji-Seok HONG
  • Patent number: 7436061
    Abstract: A semiconductor device includes a first semiconductor package, in which a first semiconductor chip is mounted and a second semiconductor package, in which a second semiconductor chip is mounted and which is supported above the first semiconductor package so as to extend off the first semiconductor package.
    Type: Grant
    Filed: February 15, 2006
    Date of Patent: October 14, 2008
    Assignee: Seiko Epson Corporation
    Inventor: Toshinori Nakayama
  • Publication number: 20080185696
    Abstract: A semiconductor die package is disclosed. The semiconductor die package comprises a leadframe structure with a die attach pad including a die attach surface, a folded edge structure and an opposite surface opposite to the die attach surface. A plurality of leads extending laterally away from the die attach pad. A semiconductor die comprising a first surface and a second surface is attached to the semiconductor die, and a molding material is around at least a portion of the leadframe structure and at least a portion of the semiconductor die. The opposite surface is exposed through the molding material and terminal ends of the leads do not extend past lateral edges of the molding material.
    Type: Application
    Filed: February 5, 2007
    Publication date: August 7, 2008
    Inventor: Ruben Madrid
  • Publication number: 20080150108
    Abstract: A semiconductor package includes: a semiconductor chip and a plurality of frames. A plurality of electrodes are formed on a surface of the semiconductor chip. The plurality of frames are connected to the plurality of electrodes. The plurality of frames are formed by dividing one conductive plate by etching.
    Type: Application
    Filed: December 26, 2007
    Publication date: June 26, 2008
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Miho Mochizuki
  • Patent number: 7345356
    Abstract: Packages for an optical integrated circuit die and a method for making such packages are disclosed. The package includes a die, a die pad, a plurality of lead fingers, and an encapsulating dielectric material. The downward second pad surface of the die pad bearing an integrated circuit is encapsulated by a bottom encapsulating dielectric material. The top encapsulating dielectric material provides the function for protecting the leadframe from severe environment. The top encapsulating dielectric material can be neglected if there is no threat on the integrated circuit die and the leadframe. Multiple of lead fingers are mounted on the printed circuit board. A portion of the printed circuit board is removed in order to provide an optical path for the light beam transmitted from a light source through the transparent bottom encapsulating dielectric material into the integrated circuit die. The method of making a package includes forming a leadframe including a die pad and a plurality of lead fingers.
    Type: Grant
    Filed: August 22, 2005
    Date of Patent: March 18, 2008
    Assignee: Capella Microsystems Corp.
    Inventor: Chih-Cheng Chien
  • Patent number: 7321160
    Abstract: A multi-part lead frame semiconductor device assembly is disclosed including a die bonded to a die paddle. A second lead frame including leads is superimposed and bonded onto the first lead frame. Also disclosed is a method for fabricating the multi-part lead frame semiconductor device assembly which utilizes equipment designed for single lead frame processing. If desired, the materials for the multi-part lead frame may be dissimilar.
    Type: Grant
    Filed: May 25, 2005
    Date of Patent: January 22, 2008
    Assignee: Micron Technology, Inc.
    Inventors: S. Derek Hinkle, Jerry M. Brooks, David J. Corisis
  • Publication number: 20070290303
    Abstract: A semiconductor device (10) comprises a die (11) provided between a first leadframe (12) and a second leadframe (13), such that a first surface of the die (11) is connected to the first leadframe (12) and a second surface of the die (11) is connected to a second leadframe (13). Mold compound (15) includes side recesses (16) into which end portions (18) of leadframe (12) can be fit.
    Type: Application
    Filed: June 5, 2007
    Publication date: December 20, 2007
    Applicant: TEXAS INSTRUMENTS DEUTSCHLAND GMBH
    Inventor: Bernhard Lange
  • Patent number: 7291924
    Abstract: A flip chip stacked package mainly comprises a carrier, a lower chip, an upper chip, a plurality of bumps, a plurality of bonding wires and a supporter. The supporter is attached to the lower surface of the carrier via an adhesive and covers the opening of the carrier. Thus, the lower chip can be disposed in the opening. In addition, the lower chip is electrically flip-chip bonded to the upper chip via the bumps and electrically connected to the carrier via the bonding wires. Accordingly, the heat generated from the lower chip can be transmitted to outside via the supporter. Furthermore, the upper chip is directly exposed to outside so that the capability of the heat dissipation will be enhanced.
    Type: Grant
    Filed: July 29, 2004
    Date of Patent: November 6, 2007
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Sung-Fei Wang, Ming-Lun Ho
  • Patent number: 7250672
    Abstract: A semiconductor package that includes two semiconductor die each disposed on a respective die pad and a large tracking distance interposed between at least two leads of the package for better creepage characteristics.
    Type: Grant
    Filed: November 12, 2004
    Date of Patent: July 31, 2007
    Assignee: International Rectifier Corporation
    Inventors: Mark Pavier, Ajit Dubhashi, Jorge Cerezo, Leigh Cormie, Vijay Bolloju
  • Patent number: 7238549
    Abstract: A semiconductor device X1 comprises: a first conductor 110 including a first terminal surface 113a; a second conductor 120 placed by the first conductor 110 and including a second terminal surface 123a facing a same direction as does the first terminal surface 113a; a third conductor 130 connected with the first conductor 110; a semiconductor chip 140 including a first surface 141 and a second surface 142 away from the first surface, and bonded to the first conductor 110 and to the second conductor 120 via the second surface 142; and a resin package 150. The first surface 141 of the semiconductor chip 140 is provided with a first electrode electrically connected with the first conductor 110 via the third conductor 130. The second surface 142 is provided with a second electrode electrically connected directly with the second conductor 120.
    Type: Grant
    Filed: October 21, 2005
    Date of Patent: July 3, 2007
    Assignee: Rohm Co., Ltd.
    Inventor: Masahiko Kobayakawa
  • Patent number: 7227251
    Abstract: A semiconductor device is formed by laminating two semiconductor chips with the rear surfaces thereof provided face to face. Each semiconductor chip is provided with an outer lead for clock enable to which the clock enable signal and chip select signal are individually input. On the occasion of making access to one semiconductor chip, the other semiconductor chip is set to the low power consumption mode by setting the clock enable signal and chip select signal to the non-active condition.
    Type: Grant
    Filed: April 26, 2005
    Date of Patent: June 5, 2007
    Assignee: Elpida Memory, Inc.
    Inventors: Kazuki Sakuma, Masayasu Kawamura, Yasushi Takahashi, Masachika Masuda, Tamaki Wada, Michiaki Sugiyama, Hirotaka Nishizawa, Toshio Sugano
  • Patent number: 7227252
    Abstract: A semiconductor component includes a substrate and multiple stacked, encapsulated semiconductor dice on the substrate. A first die is back bonded to the substrate and encapsulated in a first encapsulant, and a second die is back bonded to the first encapsulant. The first encapsulant has a planar surface for attaching the second die, and can also include locking features for the second die. The component also includes a second encapsulant encapsulating the second die and forming a protective body for the component. A method for fabricating the component includes the steps of attaching the first die to the substrate, forming the first encapsulant on the first die, attaching the second die to the first encapsulant, and forming the second encapsulant on the second die.
    Type: Grant
    Filed: August 17, 2005
    Date of Patent: June 5, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Todd O. Bolken, Chad A. Cobbley
  • Patent number: 7202105
    Abstract: In one exemplary embodiment, a multi-chip connector is formed to have a first conductive strip that is attached to a first semiconductor die and a second conductive strip that is attached to a second semiconductor die.
    Type: Grant
    Filed: June 28, 2004
    Date of Patent: April 10, 2007
    Assignee: Semiconductor Components Industries, L.L.C.
    Inventors: Francis J. Carney, Phillip Celaya, Joseph K. Fauty, James P. Letterman, Stephen St. Germain, Jay A. Yoder
  • Publication number: 20060267165
    Abstract: Improved techniques to produce integrated circuit products are disclosed. The improved techniques permit smaller and less costly production of integrated circuit products. One aspect of the invention is that the integrated circuit products are produced a batch at a time, and that singulation of the batch into individualized integrated circuit products uses a non-linear (e.g., non-rectangular or curvilinear) sawing or cutting action so that the resulting individualized integrated circuit packages no longer need to be completely rectangular. Another aspect of the invention is that the integrated circuit products can be produced with semiconductor assembly processing such that the need to provide an external package or container becomes optional.
    Type: Application
    Filed: August 4, 2006
    Publication date: November 30, 2006
    Inventor: Hem Takiar
  • Patent number: 7138707
    Abstract: A semiconductor package comprising a semiconductor die which has opposed first and second surfaces and at least first and second bond pads disposed on the second surface thereof. In addition to the semiconductor die, the semiconductor package includes at least one lead having opposed first and second surfaces, the first surface of the lead being electrically connected to the first bond pad. Also included in the semiconductor package is at least one conductive post having opposed first and second surfaces, the first surface of the conductive post being electrically connected to the second bond pad. A package body at least partially encapsulates the semiconductor die, the lead, and the conductive post such that the second surface of the lead and the second surface of the conductive post are exposed in a common exterior surface of the package body.
    Type: Grant
    Filed: October 21, 2003
    Date of Patent: November 21, 2006
    Assignee: Amkor Technology, Inc.
    Inventors: Seung Ju Lee, Won Chul Do, Kwang Eung Lee