Pedestal Collectors (epo) Patents (Class 257/E29.035)
  • Patent number: 11817486
    Abstract: A semiconductor device and a method of making a semiconductor device are described. The device includes an emitter. The device also includes a collector. The device further includes a base stack. The base is located between the emitter and the collector. The base stack includes an intrinsic base region. The device further includes a base electrode. The base electrode comprises a silicide. The silicide of the base electrode may be in direct contact with the base stack. The device may be a heterojunction bipolar transistor.
    Type: Grant
    Filed: December 26, 2022
    Date of Patent: November 14, 2023
    Assignee: NXP USA, Inc.
    Inventors: James Albert Kirchgessner, Jay Paul John, Steven Kwan
  • Patent number: 8519443
    Abstract: The invention concerns a heterojunction bipolar transistor comprising a support, and epitaxially grown from said support, at least: one collecting, respectively emitting, layer; at least one base layer; and at least one emitting, respectively collecting, layer. The collecting, respectively emitting, layer comprises: at least one first undercoat contacted with said base layer, substantially of similar composition as said emitting, respectively collecting, layer; and at least one second undercoat on the side opposite said base layer relative to said first undercoat.
    Type: Grant
    Filed: July 18, 2006
    Date of Patent: August 27, 2013
    Assignees: Centre National de la Recherche Scientifique-CNRS, S.O.I. Tec Silicon on Insulator Technologies
    Inventors: Jean-Luc Pelouard, Melania Lijadi, Christophe Dupuis, Fabrice Pardo, Philippe Bove
  • Patent number: 7932156
    Abstract: The invention relates to a semiconductor device (10) with a substrate (12) and a semiconductor body (11) of silicon comprising a bipolar transistor with an emitter region, a base region and a collector region (1,2,3) first conductivity type, a second conductivity type opposite to said first conductivity type and the first conductivity type, respectively, with a first semiconductor region (3) comprising the collector region or the emitter region being formed in the semiconductor body (11), on top of which a second semiconductor region (2) comprising the base region is present, on top of which a third semiconductor region (1) comprising the other of said collector region and said emitter region is present, said semiconductor body (11) being provided with a constriction at the location of the transition between the first and the second semiconductor region (3, 2), which constriction has been formed by means of an electrically insulating region (26, 27) buried in the semiconductor body (11).
    Type: Grant
    Filed: July 26, 2006
    Date of Patent: April 26, 2011
    Assignee: NXP B.V.
    Inventors: Johannes J. T. M. Donkers, Wibo D. Van Noort, Francois Neuilly
  • Patent number: 7250628
    Abstract: The invention includes SOI constructions containing one or more memory cells which include a transistor and a thyristor. In one aspect, a scalable GLTRAM cell provides DRAM-like density and SRAM-like performance. The memory cell includes an access transistor and a gated-lateral thyristor integrally formed above the access transistor. The cathode region (n+) of the stacked lateral thyristor device (p+/n/p/n+) is physically and electrically connected to one of the source/drain regions of the FET to act as the storage node for the memory cell. The FET transistor can include an active region which extends into a Si/Ge material. The material comprising Si/Ge can have a relaxed crystalline lattice, and a layer having a strained crystalline lattice can be between the material having the relaxed crystalline lattice and the transistor gate. The device construction can be formed over a versatile substrate base.
    Type: Grant
    Filed: July 15, 2005
    Date of Patent: July 31, 2007
    Assignee: Micron Technology, Inc.
    Inventor: Arup Bhattacharyya