Including Group Iv Compound (e.g., Sige, Sic) (epo) Patents (Class 257/E31.049)
-
Patent number: 11747556Abstract: An integrated circuit (IC) device includes an optical IC substrate, a local trench inside the optical IC substrate, and a photoelectronic element including a photoelectric conversion layer buried inside the local trench. The photoelectric conversion layer is buried inside the local trench in the optical IC substrate to form the photoelectronic element. Thus, the IC device may inhibit warpage of the optical IC substrate.Type: GrantFiled: March 28, 2022Date of Patent: September 5, 2023Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Jung-hye Kim, Keun-yeong Cho, Ho-chul Ji
-
Patent number: 9012922Abstract: A substrate is provided with a main surface having an off angle of 5° or smaller relative to a reference plane. The reference plane is a {000-1} plane in the case of hexagonal system and is a {111} plane in the case of cubic system. A silicon carbide layer is epitaxially formed on the main surface of the substrate. The silicon carbide layer is provided with a trench having first and second side walls opposite to each other. Each of the first and second side walls includes a channel region. Further, each of the first and second side walls substantially includes one of a {0-33-8} plane and a {01-1-4} plane in the case of the hexagonal system and substantially includes a {100} plane in the case of the cubic system.Type: GrantFiled: September 7, 2012Date of Patent: April 21, 2015Assignee: Sumitomo Electric Industries, Ltd.Inventors: Toru Hiyoshi, Takeyoshi Masuda, Keiji Wada
-
Patent number: 8933533Abstract: According to an embodiment, a solid-state bidirectional switch includes a first and a second power field-effect transistor electrically connected anti-serial with each other. Each of the first and second power field-effect transistors includes a source region, a drain region, a body region forming a pn-junction with the source region and having an inversion channel region, a gate terminal, a drift region between the body region and the drain region and having an accumulation channel region, and a drift control region adjacent to the accumulation channel region. The accumulation channel region is controllable through the drift control region. The solid-state bidirectional switch further includes a controller connected with the gate terminals of the first and second power field-effect transistors.Type: GrantFiled: July 5, 2012Date of Patent: January 13, 2015Assignee: Infineon Technologies Austria AGInventors: Anton Mauder, Mario Feldvoss
-
Patent number: 8859321Abstract: Fabrication of a tandem photovoltaic device includes forming a bottom cell having an N-type layer, a P-type layer and a bottom intrinsic layer therebetween. A top cell is formed relative to the bottom cell. The top cell has an N-type layer, a P-type layer and a top intrinsic layer therebetween. The top intrinsic layer is formed of an undoped material deposited at a temperature that is different from the bottom intrinsic layer such that band gap energies for the top intrinsic layer and the bottom intrinsic layer are progressively lower for each cell.Type: GrantFiled: January 31, 2011Date of Patent: October 14, 2014Assignee: International Business Machines CorporationInventors: Ahmed Abou-Kandil, Keith E. Fogel, Augustin J. Hong, Jeehwan Kim, Devendra K. Sadana
-
Patent number: 8822315Abstract: A method is disclosed for treating a silicon carbide substrate for improved epitaxial deposition thereon and for use as a precursor in the manufacture of devices such as light emitting diodes. The method includes the steps of implanting dopant atoms of a first conductivity type into the first surface of a conductive silicon carbide wafer having the same conductivity type as the implanting ions at one or more predetermined dopant concentrations and implant energies to form a dopant profile, annealing the implanted wafer, and growing an epitaxial layer on the implanted first surface of the wafer.Type: GrantFiled: December 22, 2004Date of Patent: September 2, 2014Assignee: Cree, Inc.Inventors: Davis Andrew McClure, Alexander Suvorov, John Adam Edmond, David Beardsley Slater, Jr.
-
Patent number: 8598587Abstract: An optical sensor preventing damage to a semiconductor layer, and preventing a disconnection and a short circuit of a source electrode and a drain electrode, and a manufacturing method of the optical sensor is provided. The optical sensor includes: a substrate; an infrared ray sensing thin film transistor including a first semiconductor layer disposed on the substrate; a visible ray sensing thin film transistor including a second semiconductor layer disposed on the substrate; a switching thin film transistor including a third semiconductor layer disposed on the substrate; and a semiconductor passivation layer enclosing an upper surface and a side surface of an end portion of at least one of the first semiconductor layer, the second semiconductor layer, and the third semiconductor layer.Type: GrantFiled: August 12, 2011Date of Patent: December 3, 2013Assignee: Samsung Display Co., Ltd.Inventors: Yun Jong Yeo, Hong-Kee Chin, Byeong Hoon Cho, Ki-Hun Jeong, Jung Suk Bang, Woong Kwon Kim, Sung Ryul Kim, Dae Cheol Kim, Kun-Wook Han
-
Patent number: 8580686Abstract: Formation of a semiconductor device with NiGe or NiSiGe and with reduced consumption of underlying Ge or SiGe is provided. Embodiments include co-sputtering nickel (Ni) and germanium (Ge), forming a first Ni/Ge layer on a Ge or silicon germanium (SiGe) active layer, depositing titanium (Ti) on the first Ni/Ge or Ni/Si/Ge layer, forming a Ti intermediate layer, co-sputtering Ni and Ge on the Ti intermediate layer, forming a second Ni/Ge layer, and performing a rapid thermal anneal (RTA) process.Type: GrantFiled: April 23, 2012Date of Patent: November 12, 2013Assignee: GLOBALFOUNDRIES Inc.Inventor: Derya Deniz
-
Patent number: 8405097Abstract: An optical sensor and a method for manufacturing the same are provided. The optical sensor includes a first photosensitive layer, a first charge carrier collecting element, a second photosensitive layer and a second charge carrier collecting element. The first photosensitive layer has a first light incident surface. The first charge carrier collecting element is disposed on a surface of the first photosensitive layer opposite to the first light incident surface of the first photosensitive layer. The second photosensitive layer is adjacent to the first photosensitive layer and has a second light incident surface. The second charge carrier collecting element is disposed on a surface of the second photosensitive layer opposite to the second light incident surface of the second photosensitive layer.Type: GrantFiled: February 14, 2012Date of Patent: March 26, 2013Assignee: Novatek Microelectronics Corp.Inventor: Dong-Hai Huang
-
Publication number: 20130048989Abstract: A touch substrate includes a base substrate, a sensing element and a switching element. The sensing element is disposed over the base substrate, senses infrared light, and includes a sensing semiconductor pattern. The switching element is electrically connected to the sensing element, includes a material substantially the same as a material of the sensing semiconductor pattern, and includes a switching semiconductor pattern having a thickness different from a thickness of the sensing semiconductor pattern.Type: ApplicationFiled: March 9, 2012Publication date: February 28, 2013Inventors: Sang-Youn HAN, Mi-Seon SEO, Sung-Hoon YANG
-
Publication number: 20120248452Abstract: An optical sensor preventing damage to a semiconductor layer, and preventing a disconnection and a short circuit of a source electrode and a drain electrode, and a manufacturing method of the optical sensor is provided. The optical sensor includes: a substrate; an infrared ray sensing thin film transistor including a first semiconductor layer disposed on the substrate; a visible ray sensing thin film transistor including a second semiconductor layer disposed on the substrate; a switching thin film transistor including a third semiconductor layer disposed on the substrate; and a semiconductor passivation layer enclosing an upper surface and a side surface of an end portion of at least one of the first semiconductor layer, the second semiconductor layer, and the third semiconductor layer.Type: ApplicationFiled: August 12, 2011Publication date: October 4, 2012Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Yun Jong YEO, Hong-Kee CHIN, Byeong Hoon CHO, Ki-Hun JEONG, Jung Suk BANG, Woong Kwon KIM, Sung Ryul KIM, Dae Cheol KIM, Kun-Wook HAN
-
Publication number: 20120048358Abstract: Provided are a solar cell and a method for manufacturing the same. A solar cell according to an exemplary embodiment of the present invention includes: a substrate; a first electrode disposed on the substrate and including a first groove; a first semiconductor layer disposed on the first electrode; a second semiconductor layer disposed on the first semiconductor layer; and a second electrode disposed on the second semiconductor layer. The first semiconductor layer and the second semiconductor layer have a second groove extending therethrough, the second electrode extends into the second groove, and a third groove is formed in the second electrode and positioned within the second groove.Type: ApplicationFiled: May 17, 2011Publication date: March 1, 2012Inventors: Dong-Jin KIM, Bo-Hwan PARK, Czang-Ho LEE, Joon-Young SEO
-
Patent number: 8124981Abstract: A wide bandgap silicon carbide device has an avalanche control structure formed in an epitaxial layer of a first conductivity type above a substrate that is connected to a first electrode of the device. A first region of a second conductivity type is in the upper surface of the epitaxial layer with a connection to a second electrode of the device. A second region of the first conductivity type lies below the first region and has a dopant concentration greater than the dopant concentration in the epitaxial layer.Type: GrantFiled: June 10, 2008Date of Patent: February 28, 2012Assignee: Fairchild Semiconductor CorporationInventors: Christopher L. Rexer, Gary M. Dolny, Richard L. Woodin, Carl Anthony Witt, Joseph Shovlin
-
Patent number: 7999250Abstract: In accordance with one or more embodiments, a semiconductor structure includes a semiconductor substrate, a first semiconductor material over the semiconductor substrate, and a second semiconductor material over a portion the first semiconductor material, wherein the second semiconductor material comprises silicon-germanium-carbon (SiGeC) and wherein the first semiconductor material is a silicon epitaxial layer. The semiconductor structure further includes an active device, wherein a portion of the active device is formed in the second semiconductor material and a dielectric structure extending from the first surface of the first semiconductor material into the semiconductor substrate through the first semiconductor material.Type: GrantFiled: February 27, 2009Date of Patent: August 16, 2011Assignee: HVVi Semiconductors, Inc.Inventors: Bishnu Prasanna Gogoi, Robert Bruce Davies
-
Patent number: 7948010Abstract: Dual seed semiconductor photodetectors and methods to fabricate thereof are described. A dual seed semiconductor photodetector is formed directly on an insulating layer on a substrate. The dual seed semiconductor photodetector includes an optical layer formed on a dual seed semiconductor layer. The dual seed semiconductor layer includes a seed layer and a buffer layer. The seed layer of a first material is formed on an insulating layer over a substrate. The buffer layer is formed on the seed layer. Next, an optical layer of a second material is formed on the buffer layer. The buffer layer includes the first material and the second material. In one embodiment, the first material is silicon. In one embodiment, the second material is germanium.Type: GrantFiled: June 15, 2009Date of Patent: May 24, 2011Assignee: Intel CorporationInventors: Miriam Reshotko, Been-Yih Jin
-
Patent number: 7935987Abstract: Group III nitride layers have a wide range of uses in electronics and optoelectronics. Such layers are generally grown on substrates such as sapphire, SiC and recently Si(111). For the purpose inter alia of integration with Si-CMOS electronics, growth on Si(001) is indicated, which is possible only with difficulty because of the different symmetries and is currently limited solely to misoriented Si(001) substrates, which restricts the range of use. In addition, the layer quality is not at present equal to that produced on Si(111) material. Growth on exactly oriented Si(001) and an improvement in material quality can now be simply achieved by a modification of the surface structure possible with a plurality of methods.Type: GrantFiled: November 28, 2007Date of Patent: May 3, 2011Assignee: AZZURO Semiconductors AGInventors: Fabian Schulze, Armin Dadgar, Alois Krost
-
Publication number: 20110083728Abstract: A disordered nanowire solar cell includes doped silicon nanowires disposed in a disordered nanowire mat, a thin (e.g., 50 nm) p-i-n coating layer formed on the surface of the silicon nanowires, and a conformal conductive layer disposed on the upper (e.g., n-doped) layer of the p-i-n coating layer. The disordered nanowire mat is grown from a seed layer using VLS processing at a high temperature (e.g., 450° C.), whereby the crystalline silicon nanowires assume a random interwoven pattern that enhances light scattering. Light scattered by the nanowires is absorbed by p-i-n layer, causing, e.g., electrons to pass along the nanowires to the first electrode layer, and holes to pass through the conformal conductive layer to an optional upper electrode layer. Fabrication of the disordered nanowire solar cell is large-area compatible.Type: ApplicationFiled: October 14, 2009Publication date: April 14, 2011Applicant: Palo Alto Research Center IncorporatedInventors: Robert A. Street, William S. Wong
-
Patent number: 7855127Abstract: A method for manufacturing a semiconductor substrate including: epitaxially growing a silicon germanium (SiGe) film on a silicon (Si) substrate by a chemical vapor deposition method; subjecting a heat treatment to the SiGe film at a temperature of not less than 700° C. and not more than 1200° C.; implanting hydrogen ions into a surface of the SiGe film; subjecting a surface activation treatment to a main surface of at least one of the SiGe film and a support substrate; bonding main surfaces of the SiGe film and the support substrate at a temperature of not less than 100° C. and not more than 400° C.; and applying an external impact to a bonding interface between the SiGe film and the support substrate to delaminate the SiGe crystal along a hydrogen ion implanted interface of the SiGe film, thereby forming a SiGe thin film on the main surface of the support substrate.Type: GrantFiled: January 29, 2008Date of Patent: December 21, 2010Assignee: Shin-Etsu Chemical Co., Ltd.Inventors: Shoji Akiyama, Yoshihiro Kubota, Atsuo Ito, Koichi Tanaka, Makoto Kawai, Yuuji Tobisaka
-
Patent number: 7821033Abstract: A semiconductor component is disclosed herein comprising a drift zone and a drift control zone. The drift control zone is arranged adjacent to the drift zone and is dielectrically insulated from the drift zone by a dielectric layer. The drift control zone includes at least one first semiconductor layer and one second semiconductor layer. The first semiconductor layer has a higher charge carrier mobility than the second semiconductor layer.Type: GrantFiled: February 15, 2007Date of Patent: October 26, 2010Assignee: Infineon Technologies Austria AGInventors: Stefan Sedlmaier, Anton Mauder, Armin Willmeroth, Franz Hirler
-
Patent number: 7719031Abstract: A bipolar transistor 120 comprises a substrate 1, a intrinsic base region 11 and an extrinsic base region 12. The intrinsic base region 11 comprises a silicon buffer layer 109 comprised of silicon which is formed on the substrate 1, and a composition-ratio graded base layer 111 which is formed on the silicon buffer layer and comprises silicon and at least germanium and where a composition ratio of the germanium to the silicon varies in a thickness direction of the composition-ratio graded base layer 111. The extrinsic base region 12 comprises an extrinsic base formation layer 113 comprised of silicon which is formed on the substrate and adjacent to the silicon buffer layer. And the thickness of the extrinsic base formation layer 113 is not less than 40 nm.Type: GrantFiled: July 6, 2004Date of Patent: May 18, 2010Assignee: Panasonic CorporationInventors: Tohru Saitoh, Takahiro Kawashima, Ken Idota, Yoshihiko Kanzawa, Teruhito Ohnishi
-
Publication number: 20100116334Abstract: A VHF energized plasma deposition process wherein a process gas is decomposed in a plasma so as to deposit the thin film material onto a substrate, is carried out at process gas pressures which are in the range of 0.5-2.0 torr, with substrate temperatures that do not exceed 300° C., and substrate-cathode spacings in the range of 10-50 millimeters. Deposition rates are at least 5 angstroms per second. The present method provides for the high speed deposition of semiconductor materials having a quality at least equivalent to materials produced at a much lower deposition rate.Type: ApplicationFiled: November 7, 2008Publication date: May 13, 2010Applicant: United Solar Ovonic LLCInventors: Xixiang Xu, David Alan Beglau, Guozhen Yue, Baojie Yan, Yang Li, Scott Jones, Subhendu Guha, Chi Yang
-
Publication number: 20100120193Abstract: An image sensor has a substrate, a dielectric layer positioned on the substrate, a pixel array including a plurality of pixels defined on the substrate, a shield electrode positioned between any two adjacent pixel electrodes of the pixels, a photo conductive layer positioned on the shield electrode and the pixel electrodes, and a transparent conductive layer covering the photo conductive layer.Type: ApplicationFiled: January 21, 2010Publication date: May 13, 2010Inventor: Takashi Miida
-
Publication number: 20100075458Abstract: A method is described of forming a film of an amorphous material on a substrate (14) by deposition from a plasma. The substrate (14) is placed in an enclosure, a film precursor gas is introduced into the enclosure through pipes (20), and unreacted and dissociated gas is extracted from the enclosure through pipes (22) so as to provide a low pressure therein. Microwave energy—is introduced into the gas within the enclosure as a sequence of pulses at a given frequency and power level to produce a plasma therein by distributed electron cyclotron resonance (DECR) and cause material to be deposited from the plasma on the substrate. The frequency and/or power level of the pulses is altered during the course of deposition of material, so as to cause the bandgap to vary over the thickness of the deposited material.Type: ApplicationFiled: October 26, 2007Publication date: March 25, 2010Applicants: Dow Corning Corporation, Ecole PolytechniqueInventors: Pere Roca I Cabarrocas, Pavel Bulkin, Dmitri Daineka, Patrick Leempoel, Pierre Descamps, Thibault Kervyn De Meerendre
-
Patent number: 7615849Abstract: In a semiconductor device having SiC vertical trench MOSFETs, it is aimed to prevent the generation of large scattering in the channel resistance without largely increasing the average value of channel resistance. A 4H-SiC substrate having a major face thereof that is generally a {0001} face and having an off angle ?. The trench is formed with the standard deviation ? in scattering of the angle formed by a trench side wall face and a substrate major face within a wafer face. By setting the designed value of the angle formed by the trench side wall face and the substrate major face at an any angle ranging from [(60 degrees)+2?] to [(90 degrees)?tan?1 (0.87×tan ?)?2?] in forming the trench in the SiC substrate, a semiconductor device in which the angle formed by the trench side wall face and the substrate major face is 60 degrees or more but not more than [(90 degrees)?tan?1 (0.87×tan ?)] can be obtained.Type: GrantFiled: September 11, 2006Date of Patent: November 10, 2009Assignee: Fuji Electric Holdings Co., Ltd.Inventors: Shun-Ichi Nakamura, Yoshiyuki Yonezawa, Hiroyuki Fujisawa, Takashi Tsuji
-
Patent number: 7553687Abstract: Dual seed semiconductor photodetectors and methods to fabricate thereof are described. A dual seed semiconductor photodetector is formed directly on an insulating layer on a substrate. The dual seed semiconductor photodetector includes an optical layer formed on a dual seed semiconductor layer. The dual seed semiconductor layer includes a seed layer and a buffer layer. The seed layer of a first material is formed on an insulating layer over a substrate. The buffer layer is formed on the seed layer. Next, an optical layer of a second material is formed on the buffer layer. The buffer layer includes the first material and the second material. In one embodiment, the first material is silicon. In one embodiment, the second material is germanium.Type: GrantFiled: June 28, 2006Date of Patent: June 30, 2009Assignee: Intel CorporationInventors: Miriam Reshotko, Been-Yih Jin
-
Patent number: 7544585Abstract: Provided is a strained SOI structure and a method of manufacturing the strained SOI structure. The strained SOI structure includes an insulating substrate, a SiO2 layer formed on the insulating substrate, and a strained silicon layer formed on the SiO2 layer.Type: GrantFiled: December 19, 2007Date of Patent: June 9, 2009Assignee: Samsung Electronics Co., Ltd.Inventors: Young-soo Park, Wenxu Xianyu, Takashi Noguchi
-
Publication number: 20090101192Abstract: Color photovoltaic (PV) devices formed using interferometric stacks tuned to reflect color covering the front side or back side of a PV cell, device, panel, or array are disclosed. Interferometric stacks covering PV devices include interferometric modulators (IMODs), or dichroic pair stacks. Such devices can be configured to reflect enough light of select wavelengths so as to impart a color, while transmitting enough light to the PV active material so as to generate useful electricity.Type: ApplicationFiled: December 28, 2007Publication date: April 23, 2009Applicant: QUALCOMM INCORPORATEDInventors: Manish Kothari, Gang Xu, Kasra Khazeni
-
Patent number: 7514730Abstract: Provided is a semiconductor transistor device including a substrate having at least two regions, a semiconductive region extending to a first surface of the substrate and an insulative region extending to a second surface of the substrate. The semiconductor transistor device also includes a patterned semiconductor structure overlying both surfaces of the substrate. The patterned semiconductor structure includes a source or drain region overlying the second surface of the substrate. The semiconductor transistor device further includes a patterned gate structure overlying the patterned semiconductor structure.Type: GrantFiled: January 10, 2005Date of Patent: April 7, 2009Assignee: Taiwan Semiconductor Manufacturing CompanyInventors: Horng-Huei Tseng, Jhy-Chyum Guo, Chenming Hu, Da-Chi Lin
-
Publication number: 20080251116Abstract: An artificial amorphous semiconductor material, and a junction made from the material, has a plurality of crystalline semiconductor material quantum dots substantially uniformly distributed and regularly spaced in three dimensions through a matrix of dielectric material or thin layers of dielectric materials. The material is formed by first forming a plurality of layers of dielectric material comprising a compound of a semiconducting material, and forming alternating layers as layers of stoichiometric dielectric material and layers of semiconductor rich dielectric material respectively. The material is then heated causing quantum dots to form in the semiconductor rich layers of dielectric material in a uniform and regularly spaced distribution in three dimensions through the dielectric material.Type: ApplicationFiled: April 29, 2005Publication date: October 16, 2008Inventor: Martin Andrew Green
-
Publication number: 20080223440Abstract: Embodiments of the present invention generally relate to solar cells and methods and apparatuses for forming the same. More particularly, embodiments of the present invention relate to thin film multi-junction solar cells and methods and apparatuses for forming the same.Type: ApplicationFiled: April 25, 2008Publication date: September 18, 2008Inventors: SHURAN SHENG, Yong-Kee Chae, Soo Young Choi
-
Publication number: 20080173347Abstract: One exemplary embodiment is a semiconductor structure, that can include a semiconductor substrate of one conductivity type, having a front surface and a back surface, a first semiconductor layer disposed on the front surface of the semiconductor substrate, a second semiconductor layer disposed on a portion of the back surface of the semiconductor substrate, and a third semiconductor layer disposed on another portion of the back surface of the semiconductor substrate. Each of the second and third semiconductor layers may be compositionally graded through its depth, from substantially intrinsic at an interface with the substrate, to substantially conductive at an opposite side, and have a selected conductivity type obtained by the incorporation of one or more selected dopants.Type: ApplicationFiled: January 23, 2007Publication date: July 24, 2008Applicant: General Electric CompanyInventors: Bastiaan Arie Korevaar, James Neil Johnson
-
Publication number: 20080128697Abstract: The invention relates to a TFA image sensor with stability-optimized photodiode for converting electromagnetic radiation into an intensity-dependent photocurrent with an intermetal dielectric, on which, in the region of the pixel matrix, a lower barrier layer is situated and a conductive layer is situated on the barrier layer, and vias being provided for the contact connection to the ASIC, the vias in metal contacts on the ASIC. A TFA image sensor having improved electrical properties is provided. This is achieved in that an intrinsic absorption layer is provided between the TCO layer and the barrier layer with a layer thickness of between 300 nm and 600 nm. Before the application of the photodiodes, the topmost, comparatively thick metal layer of the ASIC is removed and replaced by a matrix of thin metal electrodes which form the back electrodes of the photodiodes, the matrix being patterned in the pixel raster.Type: ApplicationFiled: October 19, 2007Publication date: June 5, 2008Applicant: STMicroelectronics N.V.Inventors: Peter Rieve, Marcus Walder, Konstantin Seibel, Jens Prima, Arash Mirhamed
-
Patent number: 7368763Abstract: A high quality silicon carbide (SiC) layer being substantially lower in threading dislocation density than a prior layer is formed on silicon (Si) substrate. A semiconductor device is fabricated in such a way that a semiconductor buffer layer containing Si in part and being higher in defect density than a Si substrate is formed on the Si substrate on the upper portion of which are formed a plurality of pairs of facets being mirror-symmetrical to the surface orientation of a semiconductor substrate, further on the top of the layer a SiC layer is sequentially formed.Type: GrantFiled: March 7, 2005Date of Patent: May 6, 2008Assignee: Hitachi, Ltd.Inventors: Makoto Miura, Katsuya Oda, Katsuyoshi Washio
-
Publication number: 20080017883Abstract: An avalanche photodetector is disclosed. An apparatus according to aspects of the present invention includes a mesa structure defined in a first type of semiconductor. The first type of semiconductor material includes an absorption region optically coupled to receive and absorb an optical beam. The apparatus also includes a planar region proximate to and separate from the mesa structure and defined in a second type of semiconductor material. The planar region includes a multiplication region including a p doped region adjoining an n doped region to create a high electric field in the multiplication region. The high electric field is to multiply charge carriers photo-generated in response to the absorption of the optical beam received in the mesa structure.Type: ApplicationFiled: July 20, 2006Publication date: January 24, 2008Inventors: Gadi Sarid, Yimin Kang, Alexandre Pauchard
-
Patent number: 7288802Abstract: A field effect transistor (FET) and method of forming the FET comprises a substrate; a silicon germanium (SiGe) layer over the substrate; a semiconductor layer over and adjacent to the SiGe layer; an insulating layer adjacent to the substrate, the SiGe layer, and the semiconductor layer; a pair of first gate structures adjacent to the insulating layer; and a second gate structure over the insulating layer. Preferably, the insulating layer is adjacent to a side surface of the SiGe layer and an upper surface of the semiconductor layer, a lower surface of the semiconductor layer, and a side surface of the semiconductor layer. Preferably, the SiGe layer comprises carbon. Preferably, the pair of first gate structures are substantially transverse to the second gate structure. Additionally, the pair of first gate structures are preferably encapsulated by the insulating layer.Type: GrantFiled: July 27, 2005Date of Patent: October 30, 2007Assignee: International Business Machines CorporationInventors: Brent A. Anderson, Matthew J. Breitwisch, Edward J. Nowak, BethAnn Rainey
-
Publication number: 20070210301Abstract: Semiconductor devices and methods of manufacturing thereof are disclosed. A preferred embodiment includes a semiconductor device comprising a workpiece, the workpiece including a first region and a second region proximate the first region. A first material is disposed in the first region, and at least one region of a second material is disposed within the first material in the first region, the second material comprising a different material than the first material. The at least one region of the second material increases a first stress of the first region.Type: ApplicationFiled: March 9, 2006Publication date: September 13, 2007Inventor: Jin-Ping Han
-
Patent number: 7233018Abstract: Provided are high voltage metal oxide semiconductor field effect transistor (HVMOSFET) having a Si/SiGe heterojunction structure and method of manufacturing the same. In this method, a substrate on which a Si layer, a relaxed SiGe epitaxial layer, a SiGe epitaxial layer, and a Si epitaxial layer are stacked or a substrate on which a Si layer having a well region, a SiGe epitaxial layer, and a Si epitaxial layer are stacked is formed. For the device having the heterojunction structure, the number of conduction carriers through a potential well and the mobility of the carriers increase to reduce an on resistance, thus increasing saturation current. Also, an intensity of vertical electric field decreases so that a breakdown voltage can be maintained at a very high level. Further, a reduction in vertical electric field due to the heterojunction structure leads to a gain in transconductance (Gm), with the results that a hot electron effect is inhibited and the reliability of the device is enhanced.Type: GrantFiled: July 15, 2005Date of Patent: June 19, 2007Assignee: Electronics and Telecommunications Research InstituteInventors: Young Kyun Cho, Sung Ku Kwon, Tae Moon Roh, Dae Woo Lee, Jong Dae Kim
-
Patent number: 7176504Abstract: A semiconductor device is provided. The semiconductor device comprises a substrate, a gate structure, a spacer, a SixGey layer and a SixGey protection layer. The gate structure is deposited on the substrate and the spacer is deposited on the sidewalls of the gate structure. The SixGey layer is deposited in the substrate on both sides of the spacer and extended to a portion beneath part of the spacer. In addition, the top level of the SixGey layer is higher than the surface of the substrate. Moreover, the SixGey protection layer is deposited on the SixGey layer and the SixGey protection layer comprises Six1Gey1, where 0?y1<y.Type: GrantFiled: September 28, 2005Date of Patent: February 13, 2007Assignee: United Microelectronics Corp.Inventors: Huan-Shun Lin, Hung-Lin Shih, Hsiang-Ying Wang, Jih-Shun Chiang, Min-Chi Fan
-
Patent number: 7125786Abstract: A method of fabricating an integrated circuit on a silicon carbide substrate is disclosed that eliminates wire bonding that can otherwise cause undesired inductance. The method includes fabricating a semiconductor device in epitaxial layers on a surface of a silicon carbide substrate and with at least one metal contact for the device on the uppermost surface of the epitaxial layer. The opposite surface of the substrate is then ground and polished until it is substantially transparent. The method then includes masking the polished surface of the silicon carbide substrate to define a predetermined location for at least one via that is opposite the device metal contact on the uppermost surface of the epitaxial layer and etching the desired via in steps. The first etching step etches through the silicon carbide substrate at the desired masked location until the etch reaches the epitaxial layer. The second etching step etches through the epitaxial layer to the device contacts.Type: GrantFiled: February 25, 2005Date of Patent: October 24, 2006Assignee: Cree, Inc.Inventors: Zoltan Ring, Scott Sheppard, Helmut Hagleitner
-
Publication number: 20060208341Abstract: Ge/Si and other nonsilicon film heterostructures are formed by hydrogen-induced exfoliation of the Ge film which is wafer bonded to a cheaper substrate, such as Si. A thin, single-crystal layer of Ge is transferred to Si substrate. The bond at the interface of the Ge/Si heterostructures is covalent to ensure good thermal contact, mechanical strength, and to enable the formation of an ohmic contact between the Si substrate and Ge layers. To accomplish this type of bond, hydrophobic wafer bonding is used, because as the invention demonstrates the hydrogen-surface-terminating species that facilitate van der Waals bonding evolves at temperatures above 600° C. into covalent bonding in hydrophobically bound Ge/Si layer transferred systems.Type: ApplicationFiled: May 9, 2006Publication date: September 21, 2006Inventors: Harry Atwater, James Zahler
-
Patent number: 6949761Abstract: A structure and method of fabricating a high-mobility semiconductor layer structure and field-effect transistor (MODFET) that includes a high-mobility conducting channel, while at the same time, maintaining counter doping to control deleterious short-channel effects. The MODFET design includes a high-mobility conducting channel layer wherein the method allows the counter doping to be formed using a standard technique such as ion implantation, and further allows the high-mobility channel to be in close proximity to the counter doping without degradation of the mobility.Type: GrantFiled: October 14, 2003Date of Patent: September 27, 2005Assignee: International Business Machines CorporationInventors: Jack O. Chu, Steven J. Koester, Qiqing C. Ouyang