Flip-chip-type Assembly Patents (Class 438/108)
  • Publication number: 20130181339
    Abstract: A method and structure for mechanical self-alignment of semiconductor device features, for example multi-chip module features. Alignment of the features can be performed using mechanical alignment grooves within a layer of a first device and mechanical alignment pedestals of a second device. The alignment accuracy is limited by the patterning resolution of the semiconductor processing, which is in sub-micron scale. Flip-chip bonding can be used as the bonding process between chips to increase the alignment precision.
    Type: Application
    Filed: January 12, 2012
    Publication date: July 18, 2013
    Inventors: Wenjun Fan, Ruolin Li
  • Patent number: 8487428
    Abstract: A semiconductor assembly is provided that includes a substrate. A first set of non-conductive hedges is disposed on and protrudes from a first surface of the substrate. A chip is coupled to and spaced apart from the substrate. The chip has a second surface facing the first surface of the substrate. A second set of non-conductive hedges is disposed on and protrudes from the second surface of the chip. The first set of hedges is configured and positioned to engage the second set of hedges to restrict movement of the substrate with respect to the chip. The second set of hedges is configured and positioned to engage the first set of hedges to restrict movement of the chip with respect to the substrate.
    Type: Grant
    Filed: November 20, 2007
    Date of Patent: July 16, 2013
    Assignee: Fujitsu Limited
    Inventor: Michael G. Lee
  • Patent number: 8486756
    Abstract: The semiconductor device according to the present invention has a planar semiconductor chip having projecting connection terminals provided on one surface thereof. A shelf is provided where a peripheral edge of a surface of the semiconductor chip opposite one surface thereof onto which connection terminals are provided is removed. This makes it possible to secure a larger volume of the fillet portion of the underfill, thereby helping improve the function of preventing the rising up of the excess underfill by providing a shelf in the semiconductor chip.
    Type: Grant
    Filed: December 23, 2008
    Date of Patent: July 16, 2013
    Assignee: Spansion LLC
    Inventors: Naomi Masuda, Koji Taya
  • Patent number: 8487431
    Abstract: A semiconductor integrated circuit having a multi-chip structure includes a plurality of stacked semiconductor chips. At least one of the semiconductor chips includes first and second metal layers separately formed inside the semiconductor chip, a first internal circuit coupled in series between the first and second metal layers inside the semiconductor chip, a first metal path vertically formed over the second metal layer to a first side of the semiconductor chip, and a first through silicon via formed through the semiconductor chip from a second side of the semiconductor chip to the first metal layer.
    Type: Grant
    Filed: July 9, 2010
    Date of Patent: July 16, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Sin-Hyun Jin, Jong-Chern Lee
  • Patent number: 8486760
    Abstract: There is provided a method of manufacturing a substrate for flip chip, and a substrate for flip chip manufactured using the same. The method includes providing a base substrate including at least one conductive pad, forming a solder resist layer on the base substrate, the solder resist layer including a first opening exposing the conductive pad, forming a dry film on the solder resist layer, the dry film including a second opening connected with the first opening, forming a metal post in the first opening and a part of the second opening, filling the second opening above the metal post with solder paste, forming a solder cap by performing a reflow process on the filled solder paste, planarizing a surface of the solder cap, and removing the dry film. Accordingly, fine pitches and improve reliability can be achieved.
    Type: Grant
    Filed: September 29, 2010
    Date of Patent: July 16, 2013
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Tae Joon Chung, Jin Won Choi, Dong Gyu Lee, Hueng Jae Oh, Seon Jae Mun
  • Publication number: 20130178016
    Abstract: Methods of fabricating a package-on-package device and package-on-package devices fabricated by the same may be provided. According to inventive concepts, a back-grinding of a semiconductor chip to a target thickness may be performed after the semiconductor chip is molded by a molding layer. Accordingly, the semiconductor chip is relatively thick while forming a molding layer, and thus less susceptible to a warpage phenomenon, which for instance may occur during the forming a molding layer. Thus, relatively thin package-on-package device, which is less susceptible to the warpage phenomenon, may be achieved.
    Type: Application
    Filed: January 8, 2013
    Publication date: July 11, 2013
    Applicant: Samsung Electronics Co., Ltd.
    Inventor: Samsung Electronics Co., Ltd.
  • Patent number: 8481861
    Abstract: A die having a base formed of a first material is connected to a board having a base formed of a second material. An interposer having a coefficient of thermal expansion intermediate coefficients of thermal expansion of the first and second materials is positioned between the die and the board.
    Type: Grant
    Filed: June 9, 2011
    Date of Patent: July 9, 2013
    Assignee: Hamilton Sundstrand Corporation
    Inventors: Robert C. Cooney, Joseph M. Wilkinson
  • Patent number: 8481368
    Abstract: The invention relates to a semiconductor package of a flip chip and a method for making the semiconductor package. The semiconductor chip comprises a metal-oxide-semiconductor field effect transistor. On a die paddle including a first base, a second base and a third base, half-etching or punching is performed on the top surfaces of the first base and the second base to obtain plurality of grooves that divide the top surface of the first base into a plurality of areas comprising multiple first connecting areas, and divide the top surface of the second base into a plurality of areas comprising at least a second connecting area. The semiconductor chip is connected to the die paddle at the first connecting areas and the second connecting area.
    Type: Grant
    Filed: April 21, 2011
    Date of Patent: July 9, 2013
    Assignee: Alpha & Omega Semiconductor, Inc.
    Inventors: Yan Xun Xue, Yueh-Se Ho, Hamza Yilmaz, Jun Lu
  • Patent number: 8482025
    Abstract: An optoelectronic semi-conductor component includes a first carrier having a top side and an underside laying opposite the top side of the first carrier, wherein the first carrier has a first and a second region; at least one optoelectronic semiconductor chip arranged at the top side on the first carrier; and at least one electronic component arranged in the second region at the underside of the first carrier, wherein the first region has a greater thickness in a vertical direction than the second region, wherein, at the underside, the first region projects beyond the second region in a vertical direction, and the at least one electronic component is electrically conductively connected to the at least one optoelectronic semi-conductor chip.
    Type: Grant
    Filed: May 5, 2010
    Date of Patent: July 9, 2013
    Assignee: OSRAM Opto Semiconductors GmbH
    Inventors: Stephan Preuβ, Michael Zitzlsperger
  • Patent number: 8481366
    Abstract: A semiconductor device is provided that includes a semiconductor chip and a resin section that molds the semiconductor chip and has a first through-hole. A through electrode that is electrically coupled to the semiconductor chip, extends through the resin section, and extends between a top edge and a bottom edge of an inner surface of the first through-hole. A cavity which extends between planes corresponding to an upper surface and a lower surface of the resin section is formed inside the first through-hole.
    Type: Grant
    Filed: April 26, 2011
    Date of Patent: July 9, 2013
    Assignee: Spansion LLC
    Inventors: Masahiko Harayama, Kouichi Meguro, Junichi Kasai
  • Patent number: 8482116
    Abstract: A semiconductor device includes at least one first component (5) (for example, a first integrated circuit), having a front face provided with electrical connection pads. The first component is embedded in a support layer (2) is a position such that the front face of the first component is not covered and lies parallel to a first face of the support layer. An intermediate layer (8) is formed on the front face of the first component and on the first face of the support layer. An electrical connection network (9) within the intermediate layer selectively connects to the electrical connection pads of the first component. The device further includes at least one second component (11) (for example, a second integrate circuit, having one face placed above the intermediate layer and provided with electrical connection pads selectively connected to the electrical connection network.
    Type: Grant
    Filed: November 10, 2009
    Date of Patent: July 9, 2013
    Assignees: STMicroelectronics (Grenoble 2) SAS, STMicroelectronics S.r.l.
    Inventors: Romain Coffy, Remi Brechignac, Carlo Cognetti de Martiis
  • Publication number: 20130171750
    Abstract: Disclosed is a package method for electronic components by a thin substrate, comprising: providing a carrier; forming at least one metal layer and at least one dielectric layer on the carrier for manufacturing the thin substrate, and the thin substrate comprises at least one package unit for connecting at least one chip; forming at least one pad layer on a surface of the thin substrate; parting the thin substrate from the carrier; performing test to the thin substrate to weed out the package unit with defects in the at least one package unit and select the package units for connecting the chips; connecting the chips with the selected package units by flip chip bonding respectively. Accordingly, the yield of the entire package process can be improved and the pointless manufacture material cost can be reduced.
    Type: Application
    Filed: November 1, 2012
    Publication date: July 4, 2013
    Applicant: PRINCO MIDDLE EAST FZE
    Inventor: Princo Middle East FZE
  • Publication number: 20130168876
    Abstract: The invention relates to a module package which comprises a module substrate 1, a chip 2, 3 applied using the flip chip process, and an encapsulation layer 8, and to a method for producing same. The chip 2, 3 has component structures on the top side 13, 14 thereof. Said top said 13, 14 faces the module carrier 1, wherein a gap 4, 5 is formed between the top side 13, 14 of the chip and the module carrier 1. A filler is added to the encapsulation layer 8. The encapsulation layer 8 partly fills underneath the chip 2, 3, wherein at most the part of the chip 2, 3, on which no component structures are present, is underfilled, and at a minimum the material of the encapsulation layer 8 completely encloses the sides of the chip 2, 3.
    Type: Application
    Filed: June 20, 2011
    Publication date: July 4, 2013
    Applicant: EPCOS AG
    Inventors: Claus Reitlinger, Frank Rehme, Rudolf Bart
  • Patent number: 8476760
    Abstract: Bond pads on an integrated circuit are provided with planarizing dielectric structures to permit the electroplating of metal posts having planar top surfaces. The metal posts contact at least three sides of the planarizing dielectric structures. The planarizing dielectric structures can be used on integrated circuits having bond pads of different sizes to electroplate metal posts having the same height.
    Type: Grant
    Filed: November 3, 2011
    Date of Patent: July 2, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Manoj K. Jain, Sreenivasan Koduri
  • Patent number: 8476115
    Abstract: A semiconductor device has an interposer with a die attach area interior to the interposer and cover attach area outside the die attach area. A channel is formed into a surface of the interposer within the cover attach area. A dam material is formed over the surface of the interposer within the cover attach area between the channel and edge of the interposer. A semiconductor die is mounted to the die attach area of the interposer. An adhesive material is deposited in the cover attach area away from the channel and dam material. A cover, such as a heat spreader or shielding layer, is mounted to the die and interposer within the cover attach area. The cover presses the adhesive material into the channel and against the dam material to control outward flow of the adhesive material. Alternatively, ACF can be formed over the interposer to mount the cover.
    Type: Grant
    Filed: May 3, 2011
    Date of Patent: July 2, 2013
    Assignee: STATS ChipPAC, Ltd.
    Inventors: DaeSik Choi, Sang Mi Park, KyungHoon Lee
  • Patent number: 8470621
    Abstract: A method for fabricating flip-chip semiconductor optoelectronic devices initially flip-chip bonds a semiconductor optoelectronic chip attached to an epitaxial substrate to a packaging substrate. The epitaxial substrate is then separated using lift-off technology.
    Type: Grant
    Filed: March 11, 2010
    Date of Patent: June 25, 2013
    Assignee: Advanced Optoelectronic Technology, Inc.
    Inventors: Chester Kuo, Lung Hsin Chen, Wen Liang Tseng, Shih Cheng Huang, Po Min Tu, Ying Chao Yeh, Wen Yu Lin, Peng Yi Wu, Shih Hsiung Chan
  • Publication number: 20130154119
    Abstract: A method of manufacture of an integrated circuit packaging system includes: forming a lead having a lead top side; forming a lower interior conductive layer directly on the lead top side; forming an interior insulation layer directly on the lower interior conductive layer; forming an upper interior conductive layer directly on the interior insulation layer; and mounting an integrated circuit over the upper interior conductive layer.
    Type: Application
    Filed: December 15, 2011
    Publication date: June 20, 2013
    Inventors: Byung Tai Do, Arnel Senosa Trasporto, Linda Pei Ee Chua
  • Publication number: 20130154120
    Abstract: A method of manufacture of an integrated circuit packaging system includes: forming a peripheral lead; forming an interior conductive layer directly on the peripheral lead; forming a vertical connector directly on the interior conductive layer, the vertical connector having a connector top side; connecting an integrated circuit to the interior conductive layer; and forming an encapsulation over the integrated circuit, the encapsulation having an encapsulation top side coplanar with the connector top side.
    Type: Application
    Filed: December 15, 2011
    Publication date: June 20, 2013
    Inventors: Byung Tai Do, Arnel Senosa Trasporto, Linda Pei Ee Chua
  • Publication number: 20130154118
    Abstract: A method of manufacture of an integrated circuit packaging system includes: forming an isolated contact having a contact protrusion; forming a die paddle, adjacent to the isolated contact, having a die paddle contour; depositing a contact pad on the contact protrusion; coupling an integrated circuit die to the contact protrusion; molding an encapsulation on the integrated circuit die; and depositing an organic filler on and between the isolated contact and the die paddle, the contact protrusion extended past the organic filler.
    Type: Application
    Filed: December 15, 2011
    Publication date: June 20, 2013
    Inventors: Byung Tai Do, Arnel Senosa Trasporto, Linda Pei Ee Chua
  • Publication number: 20130157413
    Abstract: A semiconductor package including a plurality of stacked semiconductor die, and methods of forming the semiconductor package, are disclosed. In order to ease wirebonding requirements on the controller die, the controller die may be mounted directly to the substrate in a flip chip arrangement requiring no wire bonds or footprint outside of the controller die. Thereafter, a spacer layer may be affixed to the substrate around the controller die to provide a level surface on which to mount one or more flash memory die. The spacer layer may be provided in a variety of different configurations.
    Type: Application
    Filed: February 11, 2013
    Publication date: June 20, 2013
    Applicant: SANDISK TECHNOLOGIES INC.
    Inventor: SanDisk Technologies Inc.
  • Patent number: 8466539
    Abstract: A method of assembling a magnetoresistive random access memory (MRAM) device includes providing a substrate having an opening. A tape is applied to a surface of the substrate and a first magnetic shield is placed onto the tape and within the substrate opening. An adhesive is applied between the first magnetic shield and the substrate to attach the first magnetic shield to the substrate. An MRAM die is attached to the first magnetic shield and bond pads of the MRAM die are connected to pads on the substrate with wires. A second magnetic shield is attached to a top surface of the MRAM die. An encapsulating material is dispensed onto the substrate, the MRAM die, the second magnetic shield and part of the first magnetic shield, cured, and then the tape is removed. Solder balls then may be attached to the substrate.
    Type: Grant
    Filed: December 21, 2011
    Date of Patent: June 18, 2013
    Assignee: Freescale Semiconductor Inc.
    Inventors: Jun Li, Jianhong Wang, Xuesong Xu, Jinzhong Yao, Wanming Yu
  • Publication number: 20130147041
    Abstract: A stack package structure is provided, including: a substrate; an insulating layer formed on the substrate and having openings for exposing die attach pads and conductive pads of the substrate, respectively; a plurality of first and second conductive terminals formed on the insulating layer and electrically connected to the die attach pads and the conductive pads, respectively; a dielectric layer formed on the insulating layer and having a cavity for exposing the first conductive terminals and a plurality of openings exposing the second conductive terminals; copper pillars formed respectively in the openings of the dielectric layer; a semiconductor chip disposed in the cavity and electrically connected to the first conductive terminals; solder balls formed respectively on the copper pillars that are located proximate to the die attach area; and a package structure disposed on and electrically connected to the solder balls.
    Type: Application
    Filed: August 13, 2012
    Publication date: June 13, 2013
    Applicant: Unimicron Technology Corporation
    Inventors: Ying-Chih CHAN, Jiun-Ting LIN
  • Publication number: 20130147065
    Abstract: A semiconductor device has a flipchip or PoP semiconductor die mounted to a die attach area interior to a substrate. The substrate has a contact pad area around the die attach area and flow control area between the die attach area and contact pad area. A first channel is formed in a surface of the substrate within the flow control area. The first channel extends around a periphery of the die attach area. A first dam material is formed adjacent to the first channel within the flow control area. An underfill material is deposited between the die and substrate. The first channel and first dam material control outward flow of the underfill material to prevent excess underfill material from covering the contact pad area. A second channel can be formed adjacent to the first dam material. A second dam material can be formed adjacent to the first channel.
    Type: Application
    Filed: February 6, 2013
    Publication date: June 13, 2013
    Applicant: STATS CHIPPAC, LTD.
    Inventor: STATS ChipPAC, Ltd.
  • Publication number: 20130147025
    Abstract: A first chip is mounted on a substrate and includes a plurality of bump pads located on an active surface of the first chip. A wire bonds a first bump pad to the substrate. An intermediate layer is disposed on a portion of the active surface of the first chip, and a via within the intermediate layer extends to a second bump pad. A second chip is disposed on the intermediate layer, and wherein the second chip includes a third bump pad located on an active surface of the second chip and aligned with the via formed in the intermediate layer. A corresponding bump is disposed on one or more of the second bump pad and the third bump pad, and within the via, wherein the corresponding bump electrically connects the second bump pad with the third bump pad.
    Type: Application
    Filed: February 8, 2013
    Publication date: June 13, 2013
    Applicant: MARVELL WORLD TRADE LTD.
    Inventor: Marvell World Trade Ltd.
  • Publication number: 20130148401
    Abstract: Systems and methods are provided for stacked semiconductor memory devices. The stacked semiconductor memory devices can include a nonvolatile memory controller, a number of nonvolatile memory dies arranged in a stacked configuration, and a package substrate. The memory controller and the memory dies can be coupled to each other with vias that extend through the package substrate. A vertical interconnect process may be used to electrically connect the nonvolatile memory dies to each other, as well as other system components. The memory controller may be flip-chip bonded to external circuitry, such as another semiconductor device or a printed circuit board.
    Type: Application
    Filed: December 7, 2011
    Publication date: June 13, 2013
    Applicant: APPLE INC.
    Inventors: Anthony Fai, Nicholas C. Seroff
  • Publication number: 20130147040
    Abstract: A flip-chip manufactured MEMS device. The device includes a substrate and a MEMS die. The substrate has a plurality of bumps, a plurality of connection points configured to electrically connect the MEMS device to another device, and a plurality of vias electrically connecting the bumps to the connections points. The MEMS die is attached to the substrate using flip-chip manufacturing techniques, but the MEMS die is not subjected to processing normally associated with creating bumps for flip-chip manufacturing.
    Type: Application
    Filed: December 9, 2011
    Publication date: June 13, 2013
    Applicant: Robert Bosch GmbH
    Inventors: Eric Ochs, Jay S. Salmon, Ricardo Ehrenpfordt
  • Patent number: 8461693
    Abstract: In an embodiment, a substrate arrangement is provided. The substrate arrangement may include a semiconductor substrate including a first contact portion and a second contact portion on a first surface of the semiconductor substrate, wherein the semiconductor substrate is arranged such that the first contact portion and the second contact portion face each other. The substrate arrangement may further include an electrical connector configured to connect the first contact portion and the second contact portion.
    Type: Grant
    Filed: August 26, 2008
    Date of Patent: June 11, 2013
    Assignee: Siemens Medical Instruments Pte. Ltd.
    Inventors: Hock Peng Lim, Meng Kiang Lim
  • Patent number: 8461688
    Abstract: Even when a stiffener is omitted, the semiconductor device which can prevent the generation of twist and distortion of a wiring substrate is obtained. As for a semiconductor device which has a wiring substrate, a semiconductor chip by which the flip chip bond was made to the wiring substrate, and a heat spreader adhered to the back surface of the semiconductor chip, and which omitted the stiffener for reinforcing a wiring substrate and maintaining the surface smoothness of a heat spreader, a wiring substrate has a plurality of insulating substrates in which a through hole whose diameter differs, respectively was formed, and each insulating substrate contains a glass cloth.
    Type: Grant
    Filed: October 10, 2012
    Date of Patent: June 11, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Eiji Hayashi, Kyo Go, Kozo Harada, Shinji Baba
  • Publication number: 20130140683
    Abstract: In a semiconductor device, a first semiconductor die is mounted with its active surface oriented to a temporary carrier. An encapsulant is deposited over the first semiconductor die and temporary carrier. The temporary carrier is removed to expose a first side of the encapsulant and active surface of the first semiconductor die. A masking layer is formed over the active surface of the first semiconductor die. A first interconnect structure is formed over the first side of the encapsulant. The masking layer blocks formation of the first interconnect structure over the active surface of the first semiconductor die. The masking layer is removed to form a cavity over the active surface of the first semiconductor die. A second semiconductor die is mounted in the cavity. The second semiconductor die is electrically connected to the active surface of the first semiconductor die with a short signal path.
    Type: Application
    Filed: December 24, 2012
    Publication date: June 6, 2013
    Applicant: STATS CHIPPAC, LTD.
    Inventor: STATS CHIPPAC, LTD.
  • Patent number: 8455913
    Abstract: LED epitaxial layers (n-type, p-type, and active layers) are grown on a substrate. For each die, the n and p layers are electrically bonded to a package substrate that extends beyond the boundaries of the LED die such that the LED layers are between the package substrate and the growth substrate. The package substrate provides electrical contacts and conductors leading to solderable package connections. The growth substrate is then removed. Because the delicate LED layers were bonded to the package substrate while attached to the growth substrate, no intermediate support substrate for the LED layers is needed. The relatively thick LED epitaxial layer that was adjacent the removed growth substrate is then thinned and its top surface processed to incorporate light extraction features.
    Type: Grant
    Filed: December 16, 2010
    Date of Patent: June 4, 2013
    Assignee: Phiips Lumileds Lighting Company LLC
    Inventors: John Epler, Paul S. Martin, Michael R. Krames
  • Publication number: 20130137216
    Abstract: Disclosed herein is a method of manufacturing a semiconductor device that includes stacking a plurality of semiconductor chips to form a first chip laminated body, providing an underfill material to fill gaps between the semiconductor chips so that a fillet portion is formed around the first chip laminated body, and trimming the fillet portion to form a second chip laminated body.
    Type: Application
    Filed: November 21, 2012
    Publication date: May 30, 2013
    Applicant: ELPIDA MEMORY, INC.
    Inventor: ELPIDA MEMORY, INC.
  • Patent number: 8450148
    Abstract: A semiconductor device whose semiconductor device components have particularly reliable adhesion to a plastic housing composition surrounding them is intended to be produced by a simplest possible method. An adhesion promoting solution is introduced into the interspace between the front side of the flip-chips and the top side of the substrate and the solvent from the adhesion promoting solution is evaporated with formation of an adhesion promoting coating on the front sides of the semiconductor chips and the top side of the substrate. The semiconductor chip and the top side of the substrate are subsequently embedded into a plastic housing composition.
    Type: Grant
    Filed: December 14, 2006
    Date of Patent: May 28, 2013
    Assignee: Infineon Technologies, AG
    Inventors: Joachim Mahler, Edward Fuergut
  • Patent number: 8450149
    Abstract: Methods and systems are described for enabling the efficient fabrication of small form factor power converter packages and other devices using stacked leadframes.
    Type: Grant
    Filed: November 21, 2011
    Date of Patent: May 28, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Jaime A. Bayan, James D. Broiles
  • Patent number: 8445321
    Abstract: In one embodiment, a method of manufacturing a semiconductor device is disclosed. The method includes forming a cured film of an insulation resin on a surface of a first semiconductor chip and flip-chip bonding a second semiconductor via a bump on the first semiconductor chip on which the cured film of the insulation resin is formed. The insulation resin can be cured at temperature range from (A?50)° C. to (A+50)° C., wherein “A” is a solidification point of the bump.
    Type: Grant
    Filed: September 22, 2010
    Date of Patent: May 21, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Masatoshi Fukuda
  • Patent number: 8446015
    Abstract: A semiconductor device has a first semiconductor chip 10 molded with a resin 12, a first metal 14 provided in the resin 12 in a circumference of the first semiconductor chip 10, and being exposed on a lower surface of the resin 12, a second metal 16 provided in the resin 12 over the first metal 14, and being exposed on an upper surface of the resin 12, and a first wire 18 coupling the first semiconductor chip 10 to the first metal 14 and the second metal 16. The first wire 18 is coupled to the first metal 14 and the second metal 16 so as to be sandwiched therebetween.
    Type: Grant
    Filed: January 27, 2011
    Date of Patent: May 21, 2013
    Assignee: Spansion LLC
    Inventors: Naomi Masuda, Kouichi Meguro
  • Patent number: 8445297
    Abstract: A method of fabricating a chip may include the step of providing a first electrical part. The method may also include the step of forming a shell with the first electrical part embedded in a first side portion of the shell and a cavity in a second side portion of the shell. The method may include the step of testing the embedded first electrical part to determine whether the first electrical part is defective or functional. The method may also include the steps of providing a second electrical part, inserting the second electrical part within the cavity of the shell second side portion, establishing electrical communication between the first and second electrical parts if a test result of the first electrical part indicates that the first electrical part is functional, and finishing the chip. Also, the method may include the step of rejecting the first electrical part if the test result of the first electrical part indicates that the first electrical part is defective.
    Type: Grant
    Filed: September 28, 2009
    Date of Patent: May 21, 2013
    Assignee: Kingston Technology Corporation
    Inventor: Wei Koh
  • Patent number: 8445323
    Abstract: A semiconductor device includes an IPD structure, a first semiconductor die mounted to the IPD structure with a flipchip interconnect, and a plurality of first conductive posts that are disposed adjacent to the first semiconductor die. The semiconductor device further includes a first molding compound that is disposed over the first conductive posts and first semiconductor die, a core structure bonded to the first conductive posts over the first semiconductor die, and a plurality of conductive TSVs disposed in the core structure. The semiconductor device further includes a plurality of second conductive posts that are disposed over the core structure, a second semiconductor die mounted over the core structure, and a second molding compound disposed over the second conductive posts and the second semiconductor die. The second semiconductor die is electrically connected to the core structure.
    Type: Grant
    Filed: March 19, 2012
    Date of Patent: May 21, 2013
    Assignee: STATS ChipPAC, Ltd.
    Inventors: Yaojian Lin, Jianmin Fang, Kang Chen, Haijing Cao
  • Publication number: 20130119535
    Abstract: Systems and methods for improving thermal performance, such as thermal dissipation, of flip chip packages that include one or more flip chip dies are disclosed. In some embodiments, a thermal collection layer can be formed on a surface of a flip chip die. The thermal collection layer can be configured to dissipate heat generated by the flip chip die. In some variations, the thermal collection layer can be constructed using materials having high thermal conductivity.
    Type: Application
    Filed: November 12, 2012
    Publication date: May 16, 2013
    Applicant: SKYWORKS SOLUTIONS, INC.
    Inventor: SKYWORKS SOLUTIONS, INC.
  • Publication number: 20130119548
    Abstract: Techniques for fabricating carbon nanotube-based devices are provided. In one aspect, a method for fabricating a carbon nanotube-based integrated circuit is provided. The method comprises the following steps. A first wafer comprising carbon nanotubes is provided. A second wafer comprising one or more device elements is provided. One or more of the carbon nanotubes are connected with one or more of the device elements by bonding the first wafer and the second wafer together. A carbon nanotube-based integrated circuit is also provided.
    Type: Application
    Filed: July 7, 2010
    Publication date: May 16, 2013
    Applicant: International Business Machines Corporation
    Inventors: Phaedon Avouris, Kuan-Neng Chen, Yu-Ming Lin
  • Publication number: 20130119540
    Abstract: Disclosed herein are a semiconductor package and a method for manufacturing the same. The method includes preparing a substrate having one surface and the other surface; mounting a semiconductor device mounted on one surface of the substrate; forming external connection terminals on the other surface of the substrate; forming a warpage preventing layer formed on one surface of the substrate or the other surface of the substrate; and performing a reflow process on the substrate.
    Type: Application
    Filed: January 31, 2012
    Publication date: May 16, 2013
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Jong Kuk Hong, Keung Jin Sohn, Jung Hwan Park
  • Patent number: 8440503
    Abstract: A method includes placing a cover over a lower package component, wherein the cover comprises an opening aligned to the lower package component. An upper package component is placed over the lower package component. The upper package component is aligned to the opening, and a solder region is dispose between the upper package component and the lower package component. The cover and the upper package component are exposed to a radiation to reflow the solder region.
    Type: Grant
    Filed: November 16, 2011
    Date of Patent: May 14, 2013
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hsiu-Jen Lin, Chih-Wei Lin, Cheng-Ting Chen, Ming-Da Cheng, Chung-Shi Liu
  • Patent number: 8440477
    Abstract: A method for manufacturing an LED (light emitting diode) includes following steps: providing a first electrode, a second electrode and a Zener diode, the Zener diode being electrically connected to the first and second electrodes; providing a mold; the first electrode, the second electrode and the Zener diode being received in the mold; injecting a liquid molding material into the mold, thereby integrally forming a base, a dam, and a reflective cup, the Zener diode being encapsulated in the dam; setting first and second LED chips respectively on the first and second electrodes; filling an encapsulation material in the reflective cup to encapsulate the first and second LED chips. The first and second LED chips are separated from each other by the dam.
    Type: Grant
    Filed: August 15, 2012
    Date of Patent: May 14, 2013
    Assignee: Advanced Optoelectronic Technology, Inc.
    Inventor: Hsing-Fen Lo
  • Patent number: 8440916
    Abstract: A method of fabricating a substrate core structure comprises: providing first and second patterned conductive layers defining openings therein on each side of a starting insulating layer; providing a first and a second supplemental insulating layers onto respective ones of a first and a second patterned conductive layer; laser drilling a set of via openings extending through at least some of the conductive layer openings of the first and second patterned conductive layers; filling the set of via openings with a conductive material to provide a set of conductive vias; and providing a first and a second supplemental patterned conductive layer onto respective ones of the first and the second supplemental insulating layers, the set of conductive vias contacting the first supplemental patterned conductive layer at one side thereof and the second supplemental patterned conductive layer at another side thereof.
    Type: Grant
    Filed: June 28, 2007
    Date of Patent: May 14, 2013
    Assignee: Intel Corporation
    Inventors: Yonggang Li, Islam Salama, Charan Gurumurthy, Hamid Azimi
  • Publication number: 20130115735
    Abstract: Methods and apparatus for a forming molded underfills. A method is disclosed including loading a flip chip substrate into a selected one of the upper mold chase and lower mold chase of a mold press at a first temperature; positioning a molded underfill material in the at least one of the upper and lower mold chases while maintaining the first temperature which is lower than a melting temperature of the molded underfill material; forming a sealed mold cavity and creating a vacuum in the mold cavity; raising the temperature of the molded underfill material to a second temperature greater than the melting point to cause the molded underfill material to flow over the flip chip substrate forming an underfill layer and forming an overmolded layer; and cooling the flip chip substrate to a third temperature substantially lower than the melting temperature of the molded underfill material. An apparatus is disclosed.
    Type: Application
    Filed: November 4, 2011
    Publication date: May 9, 2013
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Meng-Tse Chen, Hsiu-Jen Lin, Chun-Cheng Lin, Wen-Hsiung Lu, Ming-Da Cheng, Chung-Shi Liu
  • Publication number: 20130113084
    Abstract: Various semiconductor substrates and methods of processing the same are disclosed. In one aspect, a method of manufacturing is provided that includes mounting a first semiconductor chip on a side of a first substrate. The first substrate has at least one thru-silicon-via. An insulating layer is molded on the side of the first substrate. The insulating layer provides a support structure to enable handling of the first substrate.
    Type: Application
    Filed: November 4, 2011
    Publication date: May 9, 2013
    Inventors: Roden R. Topacio, Neil McLellan, Yip Seng Low, Jianguo Li
  • Patent number: 8435835
    Abstract: A semiconductor device has a base substrate with first and second opposing surfaces. A first etch-resistant conductive layer is formed over the first surface of the base substrate. A second etch-resistant conductive layer is formed over the second surface of the base substrate. A first semiconductor die has bumps formed over contact pads on an active surface of the first die. The first die is mounted over a first surface of the first conductive layer. An encapsulant is deposited over the first die and base substrate. A portion of the base substrate is removed to form electrically isolated base leads between opposing portions of the first and second conductive layers. A second semiconductor die is mounted over the encapsulant and a second surface of the first conductive layer between the base leads. A height of the base leads is greater than a thickness of the second die.
    Type: Grant
    Filed: September 2, 2010
    Date of Patent: May 7, 2013
    Assignee: STATS ChipPAC, Ltd.
    Inventors: Reza A. Pagaila, Dioscoro A. Merilo
  • Patent number: 8436456
    Abstract: A wiring board (10) of the present invention includes: a through hole (11b), provided in a semiconductor chip mounted region (15), penetrating the wiring board (10); and a groove pattern (13), provided on a solder resist (9) formed on the semiconductor chip mounted region (15), leading to the through hole (11b). The foregoing configuration makes it possible to guide, via the groove pattern (13) to the through hole (11b), moisture that collects in the semiconductor chip mounted region (15) and therefore to effectively discharge the moisture from the semiconductor chip mounted region (15). Thus, a semiconductor device (30) that employs the wiring board (10) does not suffer from vaporization and expansion, inside of it, due to heat that is applied at the time of manufacturing the semiconductor device (30) and at the time of mounting the semiconductor device (30) on a mount substrate. It is therefore possible to reduce expansion of the semiconductor device.
    Type: Grant
    Filed: March 16, 2009
    Date of Patent: May 7, 2013
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yoshiki Sota, Kazuaki Tatsumi
  • Patent number: 8436429
    Abstract: A stacked power semiconductor device includes vertical metal oxide semiconductor field-effect transistors and dual lead frames packaged with flip-chip technology. In the method of manufacturing the stacked power semiconductor device, a first semiconductor chip is flip chip mounted on the first lead frame. A mounting clips is connected to the electrode at back side of the first semiconductor chip. A second semiconductor chip is mounted on the second lead frame, which is then flipped and stacked on the mounting clip.
    Type: Grant
    Filed: May 29, 2011
    Date of Patent: May 7, 2013
    Assignee: Alpha & Omega Semiconductor, Inc.
    Inventors: Yan Xun Xue, Yueh-Se Ho, Lei Shi, Jun Lu, Liang Zhao
  • Patent number: RE44377
    Abstract: A flip chip interconnect is made by mating the interconnect bump directly onto a lead, rather than onto a capture pad. Also, a flip chip package includes a die having solder bumps attached to interconnect pads in an active surface, and a substrate having electrically conductive traces in a die attach surface, in which the bumps are mated directly onto the traces. In some embodiments the interconnection is formed without employing a solder mask. In some methods a curable adhesive is dispensed either onto the bumps on the die or onto the traces on the substrate; the adhesive is partly cured during the mating process, and the partly cured adhesive serves to confine the molten solder during a reflow process.
    Type: Grant
    Filed: July 23, 2012
    Date of Patent: July 16, 2013
    Assignee: STATS ChipPAC, Ltd.
    Inventor: Rajendra D. Pendse
  • Patent number: RE44355
    Abstract: A flip chip interconnect is made by mating the interconnect bump directly onto a lead, rather than onto a capture pad. Also, a flip chip package includes a die having solder bumps attached to interconnect pads in an active surface, and a substrate having electrically conductive traces in a die attach surface, in which the bumps are mated directly onto the traces. In some embodiments the interconnection is formed without employing a solder mask. In some methods a curable adhesive is dispensed either onto the bumps on the die or onto the traces on the substrate; the adhesive is partly cured during the mating process, and the partly cured adhesive serves to confine the molten solder during a reflow process.
    Type: Grant
    Filed: January 25, 2013
    Date of Patent: July 9, 2013
    Assignee: STATS ChipPAC, Ltd.
    Inventor: Rajendra D. Pendse