Having Heterojunction (e.g., Hemt, Modfet, Etc.) Patents (Class 438/172)
  • Publication number: 20130062667
    Abstract: An embodiment of the present invention concerns a layered epitaxial structure for enhancement/depletion PHEMT devices, an enhancement/depletion PHEMT device and a method for manufacturing an enhancement/depletion PHEMT device that finds advantageous, but not exclusive, application in the manufacturing of integrated circuits operating at millimetre-wave and microwave frequencies.
    Type: Application
    Filed: July 30, 2012
    Publication date: March 14, 2013
    Applicant: SELEX SISTEMI INTEGRATI S.P.A.
    Inventors: Alessandro CHINI, Claudio LANZIERI
  • Publication number: 20130056744
    Abstract: Semiconductor devices with guard rings are described. The semiconductor devices may be, e.g., transistors and diodes designed for high-voltage applications. A guard ring is a floating electrode formed of electrically conducting material above a semiconductor material layer. A portion of an insulating layer is between at least a portion of the guard ring and the semiconductor material layer. A guard ring may be located, for example, on a transistor between a gate and a drain electrode. A semiconductor device may have one or more guard rings.
    Type: Application
    Filed: September 6, 2011
    Publication date: March 7, 2013
    Applicant: TRANSPHORM INC.
    Inventors: Umesh Mishra, Srabanti Chowdhury, Yuvaraj Dora
  • Publication number: 20130056794
    Abstract: A semiconductor wafer includes a base wafer, a first semiconductor portion that is formed on the base wafer and includes a first channel layer containing a majority carrier of a first conductivity type, a separation layer that is formed over the first semiconductor portion and contains an impurity to create an impurity level deeper than the impurity level of the first semiconductor portion, and a second semiconductor portion that is formed over the separation layer and includes a second channel layer containing a majority carrier of a second conductivity type opposite to the first conductivity type.
    Type: Application
    Filed: October 30, 2012
    Publication date: March 7, 2013
    Applicant: SUMITOMO CHEMICAL COMPANY, LIMITED
    Inventor: SUMITOMO CHEMICAL COMPANY, LIMITED
  • Patent number: 8389351
    Abstract: A method for fabricating a semiconductor device is disclosed. A resist pattern is formed on a surface of a semiconductor layer in which a first layer and a second layer are sequentially formed on a substrate. A gate recess is formed by removing a part or the entire second layer in an opening area of the resist pattern. The resist pattern is removed. A dry etching residue attached to a bottom surface and lateral surfaces of the gate recess is removed after the resist pattern is removed. An insulating film is formed on the bottom surface, the lateral surfaces, and the semiconductor layer after the dry etching residue is removed. A gate electrode is formed via the insulating film on an area where the gate recess is formed. A source electrode and a drain electrode are formed on the semiconductor layer.
    Type: Grant
    Filed: October 27, 2011
    Date of Patent: March 5, 2013
    Assignee: Fujitsu Limited
    Inventors: Toshihiro Ohki, Masahito Kanamura
  • Patent number: 8390027
    Abstract: A gallium nitride semiconductor device is disclosed that can be made by an easy manufacturing method. The device includes a silicon substrate, buffer layers formed on the top surface of the silicon substrate, and gallium nitride grown layers formed thereon. The silicon substrate has trenches 12 formed from the bottom surface, each trench having a depth reaching the gallium nitride grown layer through the silicon substrate and the buffer layers. The inside surface of each of the trenches and the bottom surface of the silicon substrate is covered with a drain electrode as a metal film. The vertical gallium nitride semiconductor device with this structure allows an electric current to flow in the direction of the thickness of the silicon substrate regardless of the resistance values of the gallium nitride grown layers and the buffer layers.
    Type: Grant
    Filed: October 1, 2008
    Date of Patent: March 5, 2013
    Assignee: Fuji Electric Co., Ltd.
    Inventor: Noriyuki Iwamuro
  • Patent number: 8389348
    Abstract: The mechanisms of forming SiC crystalline regions on Si substrate described above enable formation and integration of GaN-based devices and Si-based devices on a same substrate. The SiC crystalline regions are formed by implanting carbon into regions of Si substrate and then annealing the substrate. An implant-stop layer is used to cover the Si device regions during formation of the SiC crystalline regions.
    Type: Grant
    Filed: September 14, 2010
    Date of Patent: March 5, 2013
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Kong-Beng Thei, Jiun-Lei Jerry Yu, Chun Lin Tsai, Hsiao-Chin Tuan, Alex Kalnitsky
  • Patent number: 8390000
    Abstract: A III-N device is described with a III-N material layer, an insulator layer on a surface of the III-N material layer, an etch stop layer on an opposite side of the insulator layer from the III-N material layer, and an electrode defining layer on an opposite side of the etch stop layer from the etch stop layer from the insulator layer. A recess is formed in the electrode defining layer. An electrode is formed in the recess. The insulator can have a precisely controlled thickness, particularly between the electrode and III-N material layer.
    Type: Grant
    Filed: August 28, 2009
    Date of Patent: March 5, 2013
    Assignee: Transphorm Inc.
    Inventors: Rongming Chu, Robert Coffie
  • Patent number: 8383471
    Abstract: A method of fabricating a GaN HEMT includes growing a first epitaxial layer on a substrate, growing a second epitaxial layer on the first epitaxial layer, growing a third epitaxial layer on the second epitaxial layer, depositing a first dielectric film on the third epitaxial layer, using dielectric films to form a first sidewall dielectric spacer, forming a sidewall gate adjacent the first sidewall dielectric spacer. The sidewall gate may be made to be less than 50 nm in length.
    Type: Grant
    Filed: April 11, 2011
    Date of Patent: February 26, 2013
    Assignee: HRL Laboratories, LLC
    Inventors: Keisuke Shinihara, Andrea Corrion, Miroslav Micovic, Paul B. Hashimoto, Shawn D. Burnham, Hooman Kazemi, Peter J. Willadsen, Dean C. Regan
  • Publication number: 20130043484
    Abstract: A high electron mobility transistor includes a source, gate and drain, a first III-V semiconductor region having a two-dimensional electron gas (2DEG) which provides a first conductive channel controllable by the gate between the source and drain, and a second III-V semiconductor region below the first III-V semiconductor region and having a second conductive channel connected to the source or drain and not controllable by the gate. The first and second III-V semiconductor regions are spaced apart from one another by a region of the high electron mobility transistor having a different band gap than the first and second III-V semiconductor regions.
    Type: Application
    Filed: August 19, 2011
    Publication date: February 21, 2013
    Applicant: Infineon Technologies Austria AG
    Inventors: Gilberto Curatola, Oliver Häberlen
  • Patent number: 8378386
    Abstract: Provided is an epitaxial substrate capable of achieving a semiconductor device that has excellent ohmic contact characteristics as well as satisfactory device characteristics. On a base substrate, a channel layer formed of a first group III nitride that contains at least Al and Ga and has a composition of Inx1Aly1Gaz1N (x1+y1+z1=1) is formed. On the channel layer, a barrier layer formed of a second group III nitride that contains at least In and Al and has a composition of Inx2Aly2Gaz2N (x2+y2+z2=1) is formed such that an In composition ratio of a near-surface portion is larger than an In composition ratio of a portion other than the near-surface portion.
    Type: Grant
    Filed: August 10, 2010
    Date of Patent: February 19, 2013
    Assignee: NGK Insulators, Ltd.
    Inventors: Makoto Miyoshi, Yoshitaka Kuraoka, Shigeaki Sumiya, Mikiya Ichimura, Tomohiko Sugiyama, Mitsuhiro Tanaka
  • Patent number: 8378389
    Abstract: A semiconductor device includes: a compound semiconductor substrate; an n-channel field-effect transistor region formed on the compound semiconductor substrate, and that includes a first channel layer; an n-type first barrier layer that forms a heterojunction with the first channel layer, and supplies an n-type charge to the first channel layer; and a p-type gate region that has a pn junction-type potential barrier against the n-type first barrier layer; and a p-channel field-effect transistor region formed on the compound semiconductor substrate, and that includes a p-type second channel layer, and an n-type gate region that has a pn junction-type potential barrier against the p-type second channel layer.
    Type: Grant
    Filed: July 15, 2010
    Date of Patent: February 19, 2013
    Assignee: Sony Corporation
    Inventors: Shinichi Tamari, Mitsuhiro Nakamura, Koji Wakizono, Tomoya Nishida, Yuji Ibusuki
  • Publication number: 20130032818
    Abstract: A semiconductor device includes a buffer layer that is disposed over a substrate, a high-resistance layer that is disposed over the buffer layer, the high-resistance layer being doped with a transition metal for achieving high resistance, a low-resistance region that is disposed in a portion of the high-resistance layer or over the high-resistance layer, the low-resistance region being doped with an impurity element for achieving low resistance, an electron travel layer that is disposed over the high-resistance layer including the low-resistance region, an electron supply layer that is disposed over the electron travel layer, a gate electrode that is disposed over the electron supply layer, and a source electrode and a drain electrode that are disposed over the electron supply layer.
    Type: Application
    Filed: July 19, 2012
    Publication date: February 7, 2013
    Applicant: FUJITSU LIMITED
    Inventors: Masato Nishimori, Toshihide Kikkawa
  • Publication number: 20130032816
    Abstract: High electron mobility transistors (HEMTs) including a substrate and a HEMT stack on the substrate, the HEMT stack including a compound semiconductor layer that includes a 2-dimensional electron gas (2DEG), an upper compound semiconductor layer that has a polarization index higher than a polarization index of the compound semiconductor layer, and a source electrode, a drain electrode, and a gate that are disposed on the upper compound semiconductor layer. The substrate may be a nitride substrate that has a dielectric constant and a thermal conductivity higher than a dielectric constant and a thermal conductivity of a silicon substrate. The substrate may include an insulating layer that has a dielectric constant and a thermal conductivity higher than a dielectric constant and a thermal conductivity of the silicon substrate, a metal layer that is deposited on the insulating layer, and a plate that is attached to the metal layer.
    Type: Application
    Filed: March 27, 2012
    Publication date: February 7, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: In-jun Hwang, Hyuk-soon Choi, Jae-joon Oh, Jong-bong Ha, Jong-seob Kim, Ki-ha Hong, Jai-kwang Shin
  • Patent number: 8368168
    Abstract: A III-V-group compound semiconductor device includes a substrate, a channel layer provided over the substrate, a barrier layer provided on the channel layer so as to form a hetero-interface, a plurality of electrodes provided on the barrier layer, an insulator layer provided to cover an entire upper surface of the barrier layer except for at least partial regions of the electrodes, and a hydrogen-absorbing layer stacked on the insulator layer or an integrated layer in which an hydrogen-absorbing layer is integrated with the insulator layer.
    Type: Grant
    Filed: February 1, 2010
    Date of Patent: February 5, 2013
    Assignee: Sharp Kabushiki Kaisha
    Inventor: Kunihiro Takatani
  • Publication number: 20130026450
    Abstract: Disclosed is a semiconductor device. More specifically, disclosed are a nitride-based heterojunction semiconductor device and a method for producing the same. The nitride-based heterojunction semiconductor device includes a nitride semiconductor buffer layer, a barrier layer disposed on the buffer layer, a cap layer discontinuously disposed on the barrier layer, a source electrode and a drain electrode that contact at least one of the barrier layer and the cap layer, and a gate electrode that Schottky-contacts at least one of the barrier layer and the cap layer and is disposed between the source electrode and the drain electrode.
    Type: Application
    Filed: July 20, 2012
    Publication date: January 31, 2013
    Inventors: Jinhong Park, Kwangchoong Kim, Taehoon Jang
  • Patent number: 8362492
    Abstract: Electronic field effect devices, and methods of manufacture of these electronic field effect devices are disclosed. In particular, there is disclosed an electronic field effect device which has improved electrical properties due to the formation of a highly mobile two-dimensional charge-carrier gas in a simple structure formed from diamond in combination with polar materials.
    Type: Grant
    Filed: May 8, 2012
    Date of Patent: January 29, 2013
    Assignee: Diamond Microwave Devices Limited
    Inventors: Christopher John Howard Wort, Geoffrey Alan Scarsbrook, Ian Friel, Richard Stuart Balmer
  • Patent number: 8357571
    Abstract: Methods of forming semiconductor devices having customized contacts are provided including providing a first insulator layer and patterning the first insulator layer such that the first insulator layer defines at least one contact window. A second insulator layer is provided on the first insulator layer and in the at least one contact window such that the second insulator layer at least partially fills the at least one contact window. A first portion of the second insulator layer is etched such that a second portion of the second insulator layer remains in the at least one contact window to provide at least one modified contact window having dimensions that are different than dimensions of the at least one contact window. Related methods and devices are also provided.
    Type: Grant
    Filed: September 10, 2010
    Date of Patent: January 22, 2013
    Assignee: Cree, Inc.
    Inventors: Fabian Radulescu, Jennifer Gao, Jennifer Duc, Scott Sheppard
  • Publication number: 20130015460
    Abstract: An embodiment of the disclosure includes a semiconductor structure. The semiconductor structure includes a first III-V compound layer. A second III-V compound layer is disposed on the first III-V compound layer and different from the first III-V compound layer in composition. An interface is defined between the first III-V compound layer and the second III-V compound layer. A gate is disposed on the second III-V compound layer. A source feature and a drain feature are disposed on opposite side of the gate. Each of the source feature and the drain feature includes a corresponding metal feature at least partially embedded in the second III-V compound layer. A corresponding intermetallic compound underlies each metal feature. Each intermetallic compound contacts a carrier channel located at the interface.
    Type: Application
    Filed: July 11, 2011
    Publication date: January 17, 2013
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Po-Chih CHEN, Jiun-Lei Jerry YU, Fu-Wei YAO, Chun-Wei HSU, Fu-Chih YANG, Chun Lin TSAI
  • Patent number: 8354312
    Abstract: The present invention is a method for fabricating a semiconductor device including the steps of: a first silicon nitride film having a refractive index of 2.2 or higher on a semiconductor layer made of a GaN- or InP-based semiconductor; forming, on the first silicon nitride film, a second silicon nitride film having a refractive index lower than that of the first silicon nitride; forming a source electrode and a drain electrode in areas in which the semiconductor layer is exposed; annealing the source electrode and the drain electrode in a state in which the first silicon nitride film and the second silicon nitride film are formed; and forming a gate electrode on the semiconductor layer between the source electrode and the drain electrode.
    Type: Grant
    Filed: August 20, 2010
    Date of Patent: January 15, 2013
    Assignee: Sumitomo Electric Device Innovations, Inc.
    Inventor: Tsutomu Komatani
  • Publication number: 20130009165
    Abstract: Disclosed herein are a nitride semiconductor device, a method for manufacturing the same, and a nitride semiconductor power device. According to an exemplary embodiment of the present invention, a nitride semiconductor device includes: a nitride semiconductor layer over a substrate wherein the nitride semiconductor layer has a two-dimensional electron gas (2DEG) channel formed therein; a D-mode FET that includes a gate electrode Schottky-contacting with the nitride semiconductor layer to form a normally-on operating depletion-mode (D-mode) HEMT structure; and a Schottky diode part that includes an anode electrode Schottky-contacting with the nitride semiconductor layer and increases a gate driving voltage of the D-mode FET, the anode electrode being connected to the gate electrode of the D-mode FET. In addition, the nitride semiconductor power device and the method for manufacturing a nitride semiconductor device are proposed.
    Type: Application
    Filed: May 14, 2012
    Publication date: January 10, 2013
    Applicant: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Young Hwan Park, Ki Yeol Park, Woo Chul Jeon
  • Patent number: 8350297
    Abstract: A compound semiconductor device is comprised of: a compound semiconductor layer including a first active layer and a second active layer forming a hetero junction with the first active layer so as to naturally generate a two-dimensional carrier gas channel in the first active layer along the hetero junction; a first electrode formed on the second active layer; a second electrode in ohmic contact with the first active layer and isolated from the first electrode; and a channel modifier for locally changing a part of the first active layer under the channel modifier into a normally-off state, the channel modifier being formed on the second active layer so as to enclose but be isolated from the first electrode and the second electrode.
    Type: Grant
    Filed: December 7, 2010
    Date of Patent: January 8, 2013
    Assignee: Sanken Electric Co., Ltd
    Inventor: Nobuo Kaneko
  • Publication number: 20130001587
    Abstract: High electron mobility transistors (HEMTs) including a cavity below a drain and methods of manufacturing HEMTS including removing a portion of a substrate below a drain.
    Type: Application
    Filed: June 27, 2012
    Publication date: January 3, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: In-jun Hwang, Ki-ha Hong, Jae-joon Oh, Jong-bong Ha, Jong-seob Kim, Hyuk-soon Choi, Jai-kwang Shin
  • Patent number: 8343823
    Abstract: Nanowire and larger, post-based HEMTs, arrays of such HEMTs, and methods for their manufacture are provided. In one embodiment, a HEMT can include a III-N based core-shell structure including a core member (e.g., GaN), a shell member (e.g., AlGaN) surrounding a length of the core member and a two-dimensional electron gas (2-DEG) at the interface therebetween. The core member including a nanowire and/or a post can be disposed over a doped buffer layer and a gate material can be disposed around a portion of the shell member. Exemplary methods for making the nanowire HEMTs and arrays of nanowire HEMTs can include epitaxially forming nanowire(s) and epitaxially forming a shell member from each formed nanowire. Exemplary methods for making the post HEMTs and arrays of post HEMTs can include etching a III-N layer to form III-N post(s) followed by formation of the shell member(s).
    Type: Grant
    Filed: May 1, 2012
    Date of Patent: January 1, 2013
    Assignee: STC.UNM
    Inventors: Stephen D. Hersee, Xin Wang
  • Patent number: 8338861
    Abstract: A III-nitride heterojunction power semiconductor device that includes a passivation body with a gate well having a top mouth that is wider than the bottom mouth thereof, and a method of fabrication for the same.
    Type: Grant
    Filed: January 9, 2008
    Date of Patent: December 25, 2012
    Assignee: International Rectifier Corporation
    Inventors: Michael A. Briere, Paul Bridger, Jianjun Cao
  • Patent number: 8338860
    Abstract: A heterostructure field effect transistor (HFET) gallium nitride (GaN) semiconductor power device comprises a hetero-junction structure comprises a first semiconductor layer interfacing a second semiconductor layer of two different band gaps thus generating an interface layer as a two-dimensional electron gas (2DEG) layer. The power device further comprises a source electrode and a drain electrode disposed on two opposite sides of a gate electrode disposed on top of the hetero-junction structure for controlling a current flow between the source and drain electrodes in the 2DEG layer.
    Type: Grant
    Filed: October 30, 2009
    Date of Patent: December 25, 2012
    Assignee: Alpha and Omega Semiconductor Incorporated
    Inventors: Anup Bhalla, Tinggang Zhu
  • Patent number: 8338241
    Abstract: Provided are a method of manufacturing a normally-off mode high frequency device structure and a method of simultaneously manufacturing a normally-on mode high frequency device structure and a normally-off mode high frequency device structure on a single substrate.
    Type: Grant
    Filed: October 28, 2011
    Date of Patent: December 25, 2012
    Assignee: Electronics and Telecommunications Research Institute
    Inventors: Hyung Sup Yoon, Byoung-Gue Min, Hokyun Ahn, Sang-Heung Lee, Hae Cheon Kim
  • Patent number: 8338859
    Abstract: A semiconductor electronic device comprises a substrate; a buffer layer formed on said substrate, having two or more layers of composite layers in which a first semiconductor layer comprising nitride based compound semiconductor having smaller lattice constant and greater coefficient of thermal expansion than the substrate and a second semiconductor layer comprising nitride based compound semiconductor having smaller lattice constant and smaller coefficient of thermal expansion than the first semiconductor layer are alternately laminated; a semiconductor operating layer comprising nitride based compound semiconductor formed on said buffer layer; a dislocation reducing layer comprising nitride based compound semiconductor, formed in a location between a location directly under said buffer layer and inner area of said semiconductor operating layer, and comprising a lower layer area and an upper layer area each having an uneven boundary surface, wherein threading dislocation extending from the lower layer area t
    Type: Grant
    Filed: September 29, 2009
    Date of Patent: December 25, 2012
    Assignee: Furukawa Electric Co., Ltd
    Inventors: Takuya Kokawa, Sadahiro Kato, Yoshihiro Sato, Masayuki Iwami
  • Publication number: 20120313143
    Abstract: A floating body memory cell, memory circuit, and method for fabricating floating body memory cells. The floating body memory cell includes a bi-layer heterojunction having a first semiconductor coupled to a second semiconductor. The first semiconductor and the second semiconductor have different energy band gaps. The floating body memory cell includes a buried insulator layer. The floating body memory cell includes a back transistor gate separated from the second semiconductor of the bi-layer heterojunction by at least the buried insulated layer. The floating body memory cell also includes a front transistor gate coupled to the first semiconductor of the bi-layer heterojunction.
    Type: Application
    Filed: June 7, 2011
    Publication date: December 13, 2012
    Applicant: International Business Machines Corporation
    Inventors: Kangguo Cheng, Ali Khakifirooz, Pranita Kulkarni, Ghavam G. Shahidi
  • Patent number: 8329541
    Abstract: Methods of forming structures that include InP-based materials, such as a transistor operating as an inversion-type, enhancement-mode device. A dielectric layer may be deposited by ALD over a semiconductor layer including In and P. A channel layer may be formed above a buffer layer having a lattice constant similar to a lattice constant of InP, the buffer layer being formed over a substrate having a lattice constant different from a lattice constant of InP.
    Type: Grant
    Filed: June 13, 2008
    Date of Patent: December 11, 2012
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Peide Ye, Zhiyuan Cheng, Yi Xuan, Yanqing Wu, Bunmi Adekore, James Fiorenza
  • Publication number: 20120309141
    Abstract: The present invention provides a method of forming a transistor. The method includes forming a first layer of a first semiconductor material above an insulation layer. The first semiconductor material is selected to provide high mobility to a first carrier type. The method also includes forming a second layer of a second semiconductor material above the first layer of semiconductor material. The second semiconductor material is selected to provide high mobility to a second carrier type opposite the first carrier type. The method further includes forming a first masking layer adjacent the second layer and etching the second layer through the first masking layer to form at least one feature in the second layer. Each feature in the second layer forms an inverted-T shape with a portion of the second layer.
    Type: Application
    Filed: August 13, 2012
    Publication date: December 6, 2012
    Inventors: Hemant Adhikari, Rusty Harris
  • Publication number: 20120305987
    Abstract: A transistor includes a trench formed in a semiconductor body, the trench having sidewalls and a bottom. The transistor further includes a first semiconductor material disposed in the trench adjacent the sidewalls and a second semiconductor material disposed in the trench and spaced apart from the sidewalls by the first semiconductor material. The second semiconductor material has a different band gap than the first semiconductor material. The transistor also includes a gate material disposed in the trench and spaced apart from the first semiconductor material by the second semiconductor material. The gate material provides a gate of the transistor. Source and drain regions are arranged in the trench with a channel interposed between the source and drain regions in the first or second semiconductor material so that the channel has a lateral current flow direction along the sidewalls of the trench.
    Type: Application
    Filed: June 3, 2011
    Publication date: December 6, 2012
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Franz Hirler, Andreas Peter Meiser
  • Publication number: 20120305932
    Abstract: A transistor includes a trench formed in a semiconductor body, the trench having sidewalls and a bottom. The transistor further includes a first semiconductor material disposed in the trench adjacent the sidewalls and a second semiconductor material disposed in the trench and spaced apart from the sidewalls by the first semiconductor material. The second semiconductor material has a different band gap than the first semiconductor material. The transistor also includes a gate material disposed in the trench and spaced apart from the first semiconductor material by the second semiconductor material. The gate material provides a gate of the transistor. Source and drain regions are arranged in the trench with a channel interposed between the source and drain regions in the first or second semiconductor material so that the channel has a lateral current flow direction along the sidewalls of the trench.
    Type: Application
    Filed: June 29, 2011
    Publication date: December 6, 2012
    Applicant: Infineon Technologies Austria AG
    Inventors: Franz Hirler, Andreas Peter Meiser
  • Patent number: 8324037
    Abstract: The prior art method for the formation of T-gate or inverted L-gate is achieved through several lift-off processes and requires at least two different photoresists and hence two different developers. In one embodiment of the present invention, an etching method for the formation of the source, the drain and the T-gate or inverted L-gate of a compound semiconductor HEMT device is disclosed. In such a method, only one type of photoresist and developer are needed. In one other embodiment, a fabrication process for a HEMT device is disclosed to have the stem of the T-gate or the inverted L-gate defined by a dielectric cavity and its mechanical strength enhanced by a dielectric layer. In another embodiment, a fabrication process for a HEMT device is disclosed to have the stems of the source and the drain defined by dielectric cavities and their mechanical strength enhanced by a dielectric layer.
    Type: Grant
    Filed: September 28, 2011
    Date of Patent: December 4, 2012
    Inventors: Ishiang Shih, Cindy X. Qiu, Chunong Qiu, Yi-Chi Shih, Julia Qiu
  • Patent number: 8324661
    Abstract: A quantum well device and a method for manufacturing the same are disclosed. In an embodiment, a quantum well structure comprises a quantum well region overlying a substrate and a remote counter doping comprising dopants of conductivity opposite to the conductivity of the charge carriers of the quantum well region. The remote counter doping is incorporated in a vicinity of the quantum well region for exchange mobile carriers with the quantum well channel, reducing the off-state leakage current. In another embodiment, a quantum well device comprises a quantum well structure including a remote counter doping, a gate region overlying a portion of the quantum well structure, and a source and drain region adjacent to the gate region. The quantum well device can also comprise a remote delta doping comprising dopants of the same conductivity as the quantum well channel.
    Type: Grant
    Filed: December 23, 2009
    Date of Patent: December 4, 2012
    Assignee: Intel Corporation
    Inventors: Marko Radosavljevic, Gilbert Dewey, Niloy Mukherjee, Ravi Pillarisetty
  • Publication number: 20120302178
    Abstract: Embodiments include but are not limited to apparatuses and systems including a buffer layer, a group III-V layer over the buffer layer, a source contact and a drain contact on the group III-V layer, and a regrown Schottky layer over the group III-V layer, and between the source and drain contacts. The embodiments further include methods for making the apparatuses and systems. Other embodiments may be described and claimed.
    Type: Application
    Filed: May 25, 2011
    Publication date: November 29, 2012
    Applicant: TRIQUINT SEMICONDUCTOR, INC.
    Inventor: Edward A. Beam, III
  • Publication number: 20120280280
    Abstract: The invention relates to a semiconductor device and a fabrication method thereof. A semiconductor device according to an aspect of the invention comprising: a semiconductor layer on a substrate; an isolation layer on the semiconductor layer; a source and a drain which are in contact with the semiconductor layer, each of the source and the drain comprises multiple fingers, and the multiple fingers of the source intersect the multiple fingers of the drain; and a gate on the isolation layer, the gate is located between the source and the drain and comprises a closed ring structure which encircles the multiple fingers of the source and the drain.
    Type: Application
    Filed: August 18, 2010
    Publication date: November 8, 2012
    Inventor: Naiqian Zhang
  • Publication number: 20120280244
    Abstract: High electron mobility transistors (HEMTs) and methods of manufacturing the same. A HEMT may include a channel layer and a channel supply layer, and the channel supply layer may be a multilayer structure. The channel supply layer may include an etch stop layer and an upper layer on the etch stop layer. A recess region may be in the upper layer. The recess region may be a region recessed to an interface between the upper layer and the etch stop layer. A gate electrode may be on the recess region.
    Type: Application
    Filed: November 30, 2011
    Publication date: November 8, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: In-jun Hwang, Jai-kwang Shin, Jae-joon Oh, Jong-bong Ha, Hyuk-soon Choi, Ki-ha Hong
  • Publication number: 20120267637
    Abstract: Provided is a nitride semiconductor device including: a nitride semiconductor layer over a substrate wherein the nitride semiconductor has a two-dimensional electron gas (2DEG) channel inside; a drain electrode in ohmic contact with the nitride semiconductor layer; a source electrode in Schottky contact with the nitride semiconductor layer wherein the source electrode is spaced apart from the drain electrode; a floating guard ring in Schottky contact with the nitride semiconductor layer between the drain electrode and the source electrode; a dielectric layer formed on the nitride semiconductor layer between the drain electrode and the source electrode and on at least a portion of the source electrode wherein the dielectric layer is applied to the floating guard ring between the drain electrode and the source electrode; and a gate electrode formed on the dielectric layer to be spaced apart from the drain electrode, wherein a portion of the gate electrode is formed over a drain-side edge portion of the source e
    Type: Application
    Filed: August 4, 2011
    Publication date: October 25, 2012
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Woo Chul Jeon, Ki Yeol Park, Young Hwan Park
  • Publication number: 20120267686
    Abstract: Provided is a nitride semiconductor device including: a nitride semiconductor layer over a substrate wherein the nitride semiconductor has a two-dimensional electron gas (2DEG) channel inside; a drain electrode in ohmic contact with the nitride semiconductor layer; a source electrode spaced apart from the drain electrode, in Schottky contact with the nitride semiconductor layer, and having an ohmic pattern in ohmic contact with the nitride semiconductor layer inside; a dielectric layer formed on the nitride semiconductor layer between the drain electrode and the source electrode and on at least a portion of the source electrode; and a gate electrode disposed on the dielectric layer to be spaced apart from the drain electrode, wherein a portion of the gate electrode is formed over a drain-side edge portion of the source electrode with the dielectric layer interposed therebetween, and a manufacturing method thereof.
    Type: Application
    Filed: August 3, 2011
    Publication date: October 25, 2012
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Woo Chul Jeon, Ki Yeol Park, Young Hwan Park
  • Publication number: 20120267687
    Abstract: Provided is a nitride semiconductor device including: a nitride semiconductor layer over a substrate wherein the nitride semiconductor has a two-dimensional electron gas (2DEG) channel inside; a drain electrode in ohmic contact with the nitride semiconductor layer; a source electrode in Schottky contact with the nitride semiconductor layer wherein the source electrode is spaced apart from the drain electrode; a dielectric layer formed on the nitride semiconductor layer between the drain electrode and the source electrode and on at least a portion of the source electrode, wherein the dielectric layer has a recess formed between the drain electrode and the source electrode; and a gate electrode formed on the dielectric layer and in the recess to be spaced apart from the drain electrode, wherein a portion of the gate electrode is formed over a drain-side edge portion of the source electrode with the dielectric layer interposed therebetween, and a manufacturing method thereof.
    Type: Application
    Filed: August 4, 2011
    Publication date: October 25, 2012
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Woo Chul Jeon, Young Hwan Park, Ki Yeol Park
  • Publication number: 20120261720
    Abstract: A method for manufacturing a HEMT transistor includes: realizing an undoped epitaxial layer on a substrate; realizing a barrier epitaxial layer on the undoped epitaxial layer so as to form a heterojunction; realizing source and drain structures, separated from one other, on the barrier epitaxial layer; depositing an insulating layer on the barrier epitaxial layer and on the source and drain structures; and photolithographic defining the insulating layer, defining first and second insulating portions in correspondence of the source and drain structures, respectively, and exposing a portion of the barrier epitaxial layer. The method further comprises: forming first and second spacers lying at the corners of the first and second insulating portions; and depositing a gate metal structure at least partially covering said first and second insulating portions, and said first and second spacers, said gate metal structure being a field plate of the HEMT transistor.
    Type: Application
    Filed: April 6, 2012
    Publication date: October 18, 2012
    Applicant: STMicroelectronics S.r.I.
    Inventors: Valeria Puglisi, Corinna Altamore, Giovanni Abagnale
  • Publication number: 20120235210
    Abstract: A transistor circuit includes a first high electron mobility transistor and a second high electron mobility transistor having a negative threshold voltage, wherein a source of the second high electron mobility transistor is coupled to a gate of the first high electron mobility transistor, and a gate of the second high electron mobility transistor is coupled to a source of the first high electron mobility transistor.
    Type: Application
    Filed: January 17, 2012
    Publication date: September 20, 2012
    Applicant: FUJITSU SEMICONDUCTOR LIMITED
    Inventors: Yoshihiro TAKEMAE, Tsutomu Hosoda, Toshiya Sato
  • Publication number: 20120238064
    Abstract: This invention discloses an enhancement-mode high-electron-mobility transistor and the manufacturing method thereof. The transistor comprises an epitaxial buffer layer on a substrate, a source and drain formed in the buffer layer, a PN-junction stack formed on the buffer layer and located between the source and drain, and a gate formed on the PN-junction stack, wherein the PN-junction stack is composed of alternating layers of a P-type semiconductor and an N-type semiconductor.
    Type: Application
    Filed: June 4, 2012
    Publication date: September 20, 2012
    Applicant: National Chiao Tung University
    Inventors: EDWARD YI CHANG, Chia-Hua Chang, Yueh-Chin Lin
  • Publication number: 20120238063
    Abstract: A semiconductor device is provided that includes a substrate, a first active layer disposed over the substrate, and a second active layer disposed on the first active layer. The second active layer has a higher bandgap than the first active layer such that a two-dimensional electron gas layer arises between the first active layer and the second active layer. A termination layer, which is disposed on the second active layer, includes InGaN. Source, gate and drain contacts are disposed on the termination layer.
    Type: Application
    Filed: April 27, 2012
    Publication date: September 20, 2012
    Applicant: POWER INTEGRATIONS, INC.
    Inventors: Michael Murphy, Milan Pophristic
  • Patent number: 8263449
    Abstract: A method of manufacturing a High Electron Mobility Transistor (HEMT) may include forming first and second material layers having different lattice constants on a substrate, forming a source, a drain, and a gate on the second material layer, and changing the second material layer between the gate and the drain into a different material layer, or changing a thickness of the second material layer, or forming a p-type semiconductor layer on the second material layer. The change in the second material layer may occur in an entire region of the second material layer between the gate and the drain, or only in a partial region of the second material layer adjacent to the gate. The p-type semiconductor layer may be formed on an entire top surface of the second material layer between the gate and the drain, or only on a partial region of the top surface adjacent to the gate.
    Type: Grant
    Filed: January 31, 2011
    Date of Patent: September 11, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ki-ha Hong, U-In Chung, Jai-kwang Shin, Jae-joon Oh, Jong-seob Kim, Hyuk-soon Choi, In-jun Hwang
  • Patent number: 8264005
    Abstract: A semiconductor epitaxial substrate includes: a single crystal substrate; an AlN layer epitaxially grown on the single crystal substrate; and a nitride semiconductor layer epitaxially grown on the AlN layer, wherein an interface between the AlN layer and nitride semiconductor layer has a larger roughness than an interface between the single crystal substrate and AlN layer, and a skewness of the upper surface of the AlN layer is positive.
    Type: Grant
    Filed: May 3, 2010
    Date of Patent: September 11, 2012
    Assignee: Fujitsu Limited
    Inventors: Kenji Imanishi, Toshihide Kikkawa, Takeshi Tanaka, Yoshihiko Moriya, Yohei Otoki
  • Patent number: 8264006
    Abstract: A semiconductor epitaxial substrate includes: a single crystal substrate; an AlN layer epitaxially grown on the single crystal substrate; and a nitride semiconductor layer epitaxially grown on the AlN layer, wherein an interface between the AlN layer and nitride semiconductor layer has a larger roughness than an interface between the single crystal substrate and AlN layer, and a skewness of the upper surface of the AlN layer is positive.
    Type: Grant
    Filed: May 3, 2010
    Date of Patent: September 11, 2012
    Assignees: Fujitsu Limited, Hitachi Cable Co., Ltd.
    Inventors: Kenji Imanishi, Toshihide Kikkawa, Takeshi Tanaka, Yoshihiko Moriya, Yohei Otoki
  • Publication number: 20120223367
    Abstract: The invention describes a method for fabricating silicon semiconductor waferswith the layer structures from III-V semiconductor layers for the integration of HEMTs based on semiconductor III-V layers with silicon components. SOI silicon semiconductor wafersare used, the active semiconductor layer of which has the III-V semiconductor layers (24) of the HEMT design (2) placed on it stretching over two mutually insulated regions (24a, 24b) of the active silicon layer. An appropriate layer arrangement is likewise disclosed.
    Type: Application
    Filed: November 2, 2010
    Publication date: September 6, 2012
    Applicant: X-Fab Semiconductor Foundries AG
    Inventors: Gabriel Kittler, Ralf Lerner
  • Publication number: 20120225526
    Abstract: Nanowire and larger, post-based HEMTs, arrays of such HEMTs, and methods for their manufacture are provided. In one embodiment, a HEMT can include a III-N based core-shell structure including a core member (e.g., GaN), a shell member (e.g., AlGaN) surrounding a length of the core member and a two-dimensional electron gas (2-DEG) at the interface therebetween. The core member including a nanowire and/or a post can be disposed over a doped buffer layer and a gate material can be disposed around a portion of the shell member. Exemplary methods for making the nanowire HEMTs and arrays of nanowire HEMTs can include epitaxially forming nanowire(s) and epitaxially forming a shell member from each formed nanowire. Exemplary methods for making the post HEMTs and arrays of post HEMTs can include etching a III-N layer to form III-N post(s) followed by formation of the shell member(s).
    Type: Application
    Filed: May 1, 2012
    Publication date: September 6, 2012
    Applicant: STC.UNM
    Inventors: Stephen D. Hersee, Xin Wang
  • Publication number: 20120217545
    Abstract: A method of producing a semiconductor device, includes: forming a semiconductor layer on a substrate; forming an a recess in the semiconductor layer by dry etching with a gas containing fluorine components, the recess having an opening portion on the surface of the semiconductor layer; forming a fluorine-containing region by heating the semiconductor layer and thus diffusing, into the semiconductor layer, the fluorine components attached to side surfaces and a bottom surface of the recess; forming an insulating film on an inner surface of the recess and on the semiconductor layer; and forming an electrode on the insulating film in a region in which the recess is formed.
    Type: Application
    Filed: February 15, 2012
    Publication date: August 30, 2012
    Applicant: FUJITSU LIMITED
    Inventor: Yoichi KAMADA