Trench Capacitor Patents (Class 438/386)
  • Publication number: 20090104747
    Abstract: A method for fabricating deep trench DRAM array is disclosed. A substrate having thereon a memory array area is provided. An array of deep trench patterns is formed in the memory array area. The deep trench (DT) capacitor patterns include first dummy DT patterns in a first column, second dummy DT patterns in a first row and a plurality of effective DT capacitor patterns. Each of the first dummy DT patterns has an extended width (W) along a first direction, which is greater than or equal to a photomask's shift tolerance. Each of the second dummy DT patterns has an extended length (L) along a second direction, which is greater than or equal to the photomask's shift tolerance. The first direction is normal to the second direction.
    Type: Application
    Filed: March 12, 2008
    Publication date: April 23, 2009
    Inventor: Shian-Jyh Lin
  • Publication number: 20090101957
    Abstract: Trench capacitors having small and large sizes can be formed simultaneously using a combined lithography process in which openings in a photomask have the same dimensions and spacings. Larger capacitors are formed when the openings in the photomask are aligned with one crystal plane of the semiconductor substrate causing the resulting trenches in the semiconductor substrate to merge. Smaller capacitors are formed when the openings in the photomask are aligned with another crystal plane of the semiconductor substrate in which case each trench remains separate from other trenches.
    Type: Application
    Filed: October 17, 2007
    Publication date: April 23, 2009
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventor: Kangguo Cheng
  • Publication number: 20090102582
    Abstract: At microwave frequencies, the use of transmission lines as a design element becomes interesting due to the small wavelengths. Inductors as part of an on-chip resonator can be made with a shorted stub, which is a transmission line, shorted at the end. Placing a MIM-capacitor at the beginning of the shorted stub can make a resonator. Shielding this kind of resonator by means of vias or stacked vias enables very compact filter designs.
    Type: Application
    Filed: May 9, 2007
    Publication date: April 23, 2009
    Applicant: NXP B.V.
    Inventors: Edwin Van Der Heijden, Marc G. M. Notten, Hugo Veenstra
  • Publication number: 20090104748
    Abstract: A method for forming a recess gate trench includes a plurality of trench capacitors formed into a substrate having thereon a pad layer. A portion of the trench top oxide layer of each trench capacitor is etched away to form a hole. The hole is filled with a silicon layer that is coplanar with the pad layer. Shallow trench isolation (STI) structure is formed. A portion of the STI structure is etched away. The pad layer is then stripped. A spacer is formed on a sidewall of the silicon layer. A gate trench is then etched into the substrate in a self-aligned fashion.
    Type: Application
    Filed: March 17, 2008
    Publication date: April 23, 2009
    Inventor: Shian-Jyh Lin
  • Publication number: 20090090996
    Abstract: A semiconductor device includes a semiconductor substrate divided into a cell array region, a core region, and a peripheral region. Bit lines are formed in the respective regions. Storage node contact plugs are formed in the cell array region, and blocking patterns are simultaneously formed around the bit lines of the core region and the peripheral region. Capacitors are formed in the cell array region to come into contact with the storage node contact plugs, and metal contact plugs are formed to come into contact with the capacitors of the cell array region and the bit lines of the core region and the peripheral region. In the semiconductor device, even if the metal contact plugs are not aligned with the bit lines, the blocking pattern works to stabilize the contact between the metal contact plugs and the bit lines.
    Type: Application
    Filed: December 10, 2007
    Publication date: April 9, 2009
    Inventor: Dong Chul KOO
  • Publication number: 20090085157
    Abstract: The present invention provides a method of manufacturing integrated circuit including a plurality of pillars, comprising the steps of: forming a plurality of first trenches in a first layer comprising a first material, thereby leaving a plurality of fins of the first material between said trenches; forming an infill comprising a second material in said first trenches; forming a plurality of second trenches in said first layer and said infill, the second trenches having sidewalls, walls, wherein first portions of said sidewalls expose the first material, and second portions of said sidewalls expose the second material; and removing either the first or the second material selectively to the respective other material, thereby leaving said pillars of the remaining material. The invention also provides a corresponding intermediate integrated circuit structure.
    Type: Application
    Filed: September 28, 2007
    Publication date: April 2, 2009
    Inventors: Klaus Muemmler, Stefan Tegen
  • Publication number: 20090087957
    Abstract: Photoresist on a metal is removed with less oxidation of the metal surface by the invented ashing. During process, the matching of oxygen gas ratio and wafer temperature under downstream plasma which means no RF bias plasma is controlled for oxidation amount not to depend on ashing time with required photo resist rate in manufacturing.
    Type: Application
    Filed: September 25, 2008
    Publication date: April 2, 2009
    Applicant: NEC Electronics Corporation
    Inventors: Hiromi Sasaki, Masashige Moritoki
  • Patent number: 7510930
    Abstract: A method of fabricating self-aligned gate trench utilizing trench top oxide (TTO) poly spacer is disclosed. A semiconductor substrate having thereon a pad oxide layer and pad nitride layer is provided. A plurality of trench capacitors are embedded in a memory array region of the semiconductor substrate. Each of the trench capacitors has a TTO that extrudes from a main surface of the semiconductor substrate. Poly spacers are formed on two opposite sides of the extruding TTO and are used, after oxidized, as an etching hard mask for etching a recessed gate trench in close proximity to the trench capacitor.
    Type: Grant
    Filed: March 13, 2007
    Date of Patent: March 31, 2009
    Assignee: Nanya Technology Corp.
    Inventors: Yu-Pi Lee, Shian-Jyh Lin, Jar-Ming Ho
  • Publication number: 20090079030
    Abstract: A method of forming a trench memory cell includes forming a trench capacitor within a substrate material, the trench capacitor including a node dielectric layer formed within a trench and a conductive capacitor electrode material formed within the trench in contact with the node dielectric layer; forming a strap mask so as cover one side of the trench and removing one or more materials from an uncovered opposite side of the trench; and forming a conductive buried strap material within the trench; wherein the strap mask is patterned in a manner such that a single-sided buried strap is defined within the trench, the single-sided buried strap configured in a manner such that the deep trench capacitor is electrically accessible at only one side of the trench.
    Type: Application
    Filed: July 9, 2008
    Publication date: March 26, 2009
    Applicant: International Business Machines Corporation
    Inventors: Kangguo Cheng, Ramachandra Divakaruni, Herbert L. Ho, Geng Wang
  • Publication number: 20090075448
    Abstract: A container capacitor and method of forming the container capacitor are provided. The container capacitor comprises a lower electrode fabricated by forming a layer of doped polysilicon within a container in an insulative layer disposed on a substrate; forming a barrier layer over the polysilicon layer within the container; removing the insulative layer to expose the polysilicon layer outside the container; nitridizing the exposed polysilicon layer at a low temperature, preferably by remote plasma nitridation; removing the barrier layer to expose the inner surface of the polysilicon layer within the container; and forming HSG polysilicon over the inner surface of the polysilicon layer. The capacitor can be completed by forming a dielectric layer over the lower electrode, and an upper electrode over the dielectric layer. The cup-shaped bottom electrode formed within the container defines an interior surface comprising HSG polysilicon, and an exterior surface comprising smooth polysilicon.
    Type: Application
    Filed: December 2, 2008
    Publication date: March 19, 2009
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: Lingyi A. Zheng
  • Publication number: 20090068814
    Abstract: A semiconductor device may include a semiconductor substrate and a plurality of first capacitor electrodes arranged in a plurality of parallel lines on the semiconductor substrate with each of the first capacitor electrodes extending away from the semiconductor substrate. A plurality of capacitor support pads may be provided with each capacitor support pad being connected to first capacitor electrodes of at least two adjacent parallel lines of the first capacitor electrodes and with adjacent capacitor support pads being spaced apart. A dielectric layer may be provided on each of the first capacitor electrodes, and a second capacitor electrode may be provided on the dielectric layer so that the dielectric layer is between the second capacitor electrode and each of the first capacitor electrodes. Related methods are also discussed.
    Type: Application
    Filed: June 12, 2008
    Publication date: March 12, 2009
    Inventors: Young-kyu Cho, Ki-vin Im, Yong-hee Choi
  • Publication number: 20090068813
    Abstract: A method for fabricating the semiconductor device comprises providing a semiconductor substrate having a device region and a testkey region. A first trench is formed in the device region and a second trench is formed in the testkey region. A conductive layer with a first etching selectivity is formed in the first and second trenches. A first implantation process is performed in a first direction to form a first doped region with a first impurity and an undoped region in the conductive layer simultaneously and respectively in the device region and in the testkey region. A second implantation process is performed in the second trench to form a second doped region with a second impurity in the conductive layer, wherein the conductive layer in the second trench has a second etching selectivity higher than the first etching selectivity.
    Type: Application
    Filed: December 26, 2007
    Publication date: March 12, 2009
    Applicant: NANYA TECHNOLOGY CORPORATION
    Inventors: Shian-Jyh Lin, Shun-Fu Chen, Tse-Chuan Kuo, An-Hsiung Liu
  • Publication number: 20090061589
    Abstract: A method of manufacturing a semiconductor device includes forming an inter-layer insulating film; arranging a plurality of grooves in a surface layer of the inter-layer insulating film; forming embedded insulating films which are embedded in the grooves; arranging a plurality of holes in the inter-layer insulating film and between the embedded insulating films, in a manner such that each hole between the embedded insulating films partially overlaps therewith; forming lower electrodes, each of which has a bottom and a side face, and covers the bottom and side faces of the corresponding hole; forming a capacitance insulating film which covers the lower electrodes; and forming an upper electrode which further covers the capacitance insulating film.
    Type: Application
    Filed: August 19, 2008
    Publication date: March 5, 2009
    Applicant: ELPIDA MEMORY, INC.
    Inventors: Atsushi MAEKAWA, Yoshitaka NAKAMURA
  • Publication number: 20090061588
    Abstract: A method for fabricating a dynamic random access memory is provided. A substrate having two trench capacitors therein is provided, an isolation structure protruding from a surface of the substrate is formed on each trench capacitor, a spacer is formed on the substrate at two sides of each of the isolation structures, and a block layer is formed between each spacer and each isolation structure and between each spacer and the substrate. A trench is formed in the substrate between the trench capacitors, and partial of the trench is located under partial of the spacers and partial of the block layer. The spacers, the block layer, and partial of the isolation structures above the trench are removed. A gate structure protruding from the surface of the substrate is formed in the trench. A doped region is formed in the substrate at each of two sides of the gate structure.
    Type: Application
    Filed: January 7, 2008
    Publication date: March 5, 2009
    Applicant: NANYA TECHNOLOGY CORPORATION
    Inventors: Chang-Ho Yeh, Hong-Wen Lee
  • Patent number: 7494890
    Abstract: A structure of a trench capacitor and method for manufacturing the same. The method includes providing a substrate having a defined memory area and logic area, and performing an STI process to form at least one STI region on the memory area of the substrate and at least one STI region on the logic area of the substrate. Then, a patterned mask is formed on the substrate and the STI region to partially expose the STI region and partially expose the substrate surrounding the STI region. Next, the STI region and the substrate not covered by the mask are etched to from a plurality of deep trench.
    Type: Grant
    Filed: September 12, 2005
    Date of Patent: February 24, 2009
    Assignee: United Microelectronics Corp.
    Inventor: Yi-Nan Su
  • Patent number: 7494891
    Abstract: A method forms a node dielectric in a bottle shaped trench and then deposits an initial conductor within the lower portion of the bottle shaped trench, such that a void is formed within the initial conductor. Next, the method forms an insulating collar in the upper portion of the bottle shaped trench above the initial conductor. Then, the method simultaneously etches a center portion of the insulating collar and the initial conductor until the void is exposed. This etching process forms a center opening within the insulating collar and the initial conductor. Additional conductor is deposited in the center opening such that the additional conductor is formed at least to the level of the surface of the substrate.
    Type: Grant
    Filed: September 21, 2006
    Date of Patent: February 24, 2009
    Assignee: International Business Machines Corporation
    Inventors: Kangguo Cheng, Johnathan E. Faltermeier, Xi Li
  • Publication number: 20090045485
    Abstract: The present invention provides a capacitor including: an under electrode; an upper electrode; and a dielectric film which is provided between the under electrode and the upper electrode, wherein at least a portion of the dielectric film is composed of an aluminum oxide film deposited by an atomic layer deposition method and a titanium oxide film deposited by the atomic layer deposition method. An aluminum composition ratio x and a titanium composition ratio y in the dielectric film preferably comply with 7?[x/(x+y)]×100?35.
    Type: Application
    Filed: August 8, 2008
    Publication date: February 19, 2009
    Applicant: ELPIDA MEMORY, INC.
    Inventor: Toshiyuki HIROTA
  • Patent number: 7488664
    Abstract: A capacitor structure for a semiconductor assembly and a method for forming same are described. The capacitor structure comprises a pair of electrically separated capacitor electrodes and a capacitor electrode being common to only the pair of electrically separated capacitor electrodes.
    Type: Grant
    Filed: August 10, 2005
    Date of Patent: February 10, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Keith Cook, Ceredig Roberts
  • Patent number: 7488642
    Abstract: A method is provided for making a buried plate region in a semiconductor substrate. According to such method, a trench is a single-crystal semiconductor region of a substrate is etched to form a trench elongated in a direction extending downwardly from a major surface of the substrate. A dopant source layer is formed to overlie a lower portion of the trench sidewall but not an upper portion of the trench sidewall. A layer consisting essentially of semiconductor material is epitaxially grown onto a single-crystal semiconductor region exposed at the upper portion of the trench sidewall above the dopant source layer. Through annealing, a dopant is then driven from the dopant source layer into the single-crystal semiconductor material of the substrate adjacent to the lower portion to form a buried plate. Then, the dopant source layer is removed and an isolation collar is formed along at least a part of the upper portion.
    Type: Grant
    Filed: March 8, 2007
    Date of Patent: February 10, 2009
    Assignee: International Business Machines Corporation
    Inventors: Kangguo Cheng, Ramachandra Divakaruni
  • Patent number: 7485909
    Abstract: A semiconductor device includes a semiconductor substrate formed with a trench having a sidewall including a middle point. The trench includes a first part extending from a surface of the semiconductor substrate to the middle point of the trench and having a diameter that is gradually reduced as the first part extends deeper from the surface of the semiconductor substrate to the middle point of the trench. The trench includes a second part that is deeper than the middle point of the sidewall and that has a larger diameter than the middle point of the sidewall. An electrically conductive film is formed in an interior of the trench so as to be located lower than the middle point of the sidewall, the conductive film having a planarized upper surface, and a collar insulating film is formed on the conductive film and the sidewall of the trench so as to extend through the middle point of the sidewall along the sidewall.
    Type: Grant
    Filed: May 15, 2006
    Date of Patent: February 3, 2009
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Takanori Matsumoto, Masahito Shinohe
  • Patent number: 7482220
    Abstract: In one embodiment, a semiconductor device is formed in a body of semiconductor material. The semiconductor device includes a charge compensating trench formed in proximity to active portions of the device. The charge compensating trench includes a trench filled with various layers of semiconductor material including opposite conductivity type layers.
    Type: Grant
    Filed: October 19, 2006
    Date of Patent: January 27, 2009
    Assignee: Semiconductor Components Industries, L.L.C.
    Inventors: Gary H. Loechelt, John M. Parsey, Jr., Peter J. Zdebel, Gordon M. Grivna
  • Patent number: 7482240
    Abstract: Disclosed herein is a method for manufacturing a semiconductor device. According to the present invention, an USG (undoped silicate glass) layer is utilized during a process of forming a capacitor to leave a hard mask layer and a polysilicon layer on the top surface of a peripheral circuit region, and then a plate electrode layer on the peripheral circuit region is removed in a subsequent process to prevent a cut fuse pattern from being oxidized, thereby improving device characteristics and reliability of the semiconductor device.
    Type: Grant
    Filed: December 30, 2005
    Date of Patent: January 27, 2009
    Assignee: Hynix Semiconductor Inc.
    Inventor: Young Man Cho
  • Patent number: 7482239
    Abstract: In one implementation, an opening within a capacitor electrode forming layer is formed over a substrate. A spacing layer is deposited over the capacitor electrode forming layer to within the opening over at least upper portions of sidewalls of the opening. The spacing layer is formed to be laterally thicker at an elevationally outer portion within the opening as compared to an elevationally inner portion within the opening. A spacer is formed within the opening by anisotropically etching the spacing layer. The spacer is laterally thicker at an elevationally outer portion within the opening as compared to an elevationally inner portion within the opening. After forming a first capacitor electrode layer laterally over the spacer, at least a portion of the spacer is removed and a capacitor dielectric region and a second capacitor electrode layer are formed over the first capacitor electrode layer.
    Type: Grant
    Filed: August 31, 2006
    Date of Patent: January 27, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Cem Basceri, Gurtej S. Sandhu
  • Publication number: 20090008744
    Abstract: A semiconductor device includes: a first interlayer insulating film; a first conductive member provided lower than the first interlayer insulating film; a contact plug that penetrates through the first interlayer insulating film, and is electrically connected to the first conductive member, the contact plug including a small-diameter part, and a large-diameter part arranged on the small-diameter part, an outer diameter of the large-diameter part being larger than an outer diameter of the small-diameter part, and the outer diameter of the large-diameter part being larger than an outer diameter of a connection face between the second conductive member and the large-diameter part; and a second conductive member that is provided on the first interlayer insulating film, and is electrically connected to the contact plug.
    Type: Application
    Filed: July 3, 2008
    Publication date: January 8, 2009
    Applicant: ELPIDA MEMORY, INC.
    Inventor: Hiroo NISHI
  • Publication number: 20090004808
    Abstract: A method for fabricating a capacitor includes forming a sacrificial layer having a plurality of trenches on an upper portion of a substrate, forming storage nodes in the trenches, exposing upper portions of the storage nodes by removing a portion of the sacrificial layer, forming supporters to support the exposed upper portions of the storage nodes, removing the sacrificial layer under the supporters, and removing the supporters.
    Type: Application
    Filed: December 27, 2007
    Publication date: January 1, 2009
    Applicant: Hynix Semiconductor Inc.
    Inventors: Kee-Jeung LEE, Jae-Sung Roh, Seung-Jin Yeom, Han-Sang Song, Deok-Sin Kil, Young-Dae Kim, Jin-Hyock Kim, Kwan-Woo Do
  • Patent number: 7470585
    Abstract: An integrated circuit has at least one semiconductor device for storing charge that includes at least one elementary active component and at least one elementary storage capacitor. The device includes a substrate having a lower region containing at least one buried capacitive elementary trench forming the elementary storage capacitor, and an elementary well located above the lower region of the substrate and isolated laterally by a lateral electrical isolation region. The elementary active component is located in the elementary well or in and on the elementary well. The capacitive elementary trench is located under the elementary active component and is in electrical contact with the elementary well. In one preferred embodiment, the lateral electrical isolation region is formed by a trench filled with a dielectric material and has a greater depth than that of the elementary well. Also provided is a method for fabricating an integrated circuit that includes a semiconductor device for storing charge.
    Type: Grant
    Filed: September 21, 2006
    Date of Patent: December 30, 2008
    Assignee: STMicroelectronics S.A.
    Inventors: Olivier Menut, Yvon Gris
  • Publication number: 20080315274
    Abstract: A trench capacitor and method of forming a trench capacitor. The trench capacitor including: a trench in a single-crystal silicon substrate, a conformal dielectric liner on the sidewalls and the bottom of the trench; an electrically conductive polysilicon inner plate filling regions of the trench not filled by the liner; an electrically conductive doped outer plate in the substrate surrounding the sidewalls and the bottom of the trench; a doped silicon region in the substrate; a first electrically conductive metal silicide layer on a surface region of the doped silicon region exposed at the top surface of the substrate; a second electrically conductive metal silicide layer on a surface region of the inner plate exposed at the top surface of the substrate; and an insulating ring on the top surface of the substrate between the first and second metal silicide layers.
    Type: Application
    Filed: June 25, 2007
    Publication date: December 25, 2008
    Inventors: Timothy Wayne Kemerer, Robert Mark Rassel, Steven M. Shank, Francis Roger White
  • Publication number: 20080318388
    Abstract: A method for fabricating a MOS transistor with a recess channel, including: providing a substrate with a plurality of trench capacitors therein, wherein a trench top oxide is positioned on top of each trench capacitor and extended away from the substrate surface; forming a first spacer on side walls of the trench top oxide; forming a second spacer on the first spacer; defining a plurality of active areas, wherein each of the active areas is parallel with each other and comprises at least two of the trench capacitors; forming an isolation area between each of the active area; etching the substrate of the active area by using the second spacer as a mask to form a trench in the active area; removing the second spacer to expose a portion of the substrate, and etching the exposed substrate to enlarge the trench; and forming a gate structure in the trench.
    Type: Application
    Filed: December 13, 2007
    Publication date: December 25, 2008
    Inventors: Shian-Jyh Lin, Yu-Pi Lee, Jar-Ming Ho, Shun-Fu Chen, Tse-Chuan Kuo
  • Patent number: 7468306
    Abstract: A semiconductor substrate is provided comprising a plurality of contact pads arranged on a horizontal surface of the semiconductor substrate. Pillars of a first sacrificial material are formed on the contact pads. A first dielectric layer is deposited thus covering at least said pillars. A first conductive layer is deposited between said pillars covered with the first dielectric layer. The pillars are removed thus providing trenches in the first conductive layer having walls covered with the dielectric layer. A second conductive layer is deposited on the first dielectric layer in the trench. A second dielectric layer is deposited such that at least the second conductive layer in the trench is covered by the second dielectric layer. A third conductive layer is deposited on the second dielectric layer.
    Type: Grant
    Filed: May 31, 2005
    Date of Patent: December 23, 2008
    Assignee: Qimonds AG
    Inventors: Andreas Thies, Klaus Muemmler
  • Publication number: 20080308854
    Abstract: A semiconductor memory device including a cylinder hole extended in a thickness direction of an insulating film; a capacitor configured from a lower electrode, which is formed on an inner surface of the cylinder hole, and an upper electrode, which is formed on a surface of the lower electrode via a capacitance insulating film; and a capacitance contact plug which is embedded in the insulating film and a portion thereof is exposed inside the cylinder hole so as to be electrically connected with the lower electrode due to the lower electrode covering a surface of this exposed portion, wherein the capacitance contact plug is provided by the portion, which is exposed inside the cylinder hole, being extended from a bottom portion side towards an upper portion side of the cylinder hole.
    Type: Application
    Filed: June 13, 2008
    Publication date: December 18, 2008
    Applicant: ELPIDA MEMORY, INC.
    Inventor: Yoshihiro TAKAISHI
  • Patent number: 7465640
    Abstract: A DRAM cell and a method for fabricating the same are provided. The method includes: forming a trench in a substrate; forming a first capacitor dielectric layer on the surface of the trench; forming a conducting layer inside the trench; forming a second capacitor dielectric layer on the surface of the substrate and on the conducting layer, wherein the substrate around the first and second capacitor dielectric layers serves as a bottom electrode; forming a protruding electrode on the substrate, the protruding electrode being on the substrate around the trench and covering a junction between the trench and the substrate; and electrically connecting the protruding electrode and the conducting layer, the conducting layer and the protruding electrode being an upper electrode.
    Type: Grant
    Filed: May 4, 2005
    Date of Patent: December 16, 2008
    Assignee: United Microelectronics Corp.
    Inventors: Yung-Chang Lin, Chia-Wen Liang, Chuan-Fu Wang
  • Publication number: 20080305604
    Abstract: A method of fabricating a deep trench is provided, by which a trench is formed in the substrate initially. Then, a block layer is formed on the substrate surface of the upper portion of the trench. After that, a pad oxide layer is formed on the substrate surface of the lower portion of the trench. Next, a plurality of hemispherical silicon grains is formed on the substrate and exposes a portion of the pad oxide layer. Then, by using the hemispherical silicon grains as a mask, a portion of the pad oxide layer is removed so as to form a patterned pad oxide layer. Continually, the hemispherical silicon grains and the substrate exposed by the patterned pad oxide layer are removed. Finally, the patterned pad oxide layer is removed.
    Type: Application
    Filed: November 21, 2007
    Publication date: December 11, 2008
    Applicant: NANYA TECHNOLOGY CORPORATION
    Inventor: Shian-Jyh Lin
  • Publication number: 20080297974
    Abstract: A method of manufacturing capacitive elements for a capacitive device which comprises one or more layers is provided. At least one layer is etched from a first surface to a second surface thereof to form two sections of the layer, such that the sections are movable relative to one another, and such that a wall extending from the first surface to the second surface is formed on each of the two sections, the walls defining a gap therebetween. An etching step forms multiple recesses in each wall such that multiple capacitive elements are defined between adjacent recesses, the capacitive elements of one wall being offset from those of the other wall when the sections are stationary with respect to one another. A corresponding capacitive device is also provided.
    Type: Application
    Filed: May 29, 2008
    Publication date: December 4, 2008
    Applicant: INFINEON TECHNOLOGIES SENSONOR AS
    Inventors: Terje Skog, Svein Moller Nilsen
  • Publication number: 20080296729
    Abstract: A semiconductor device is manufactured by forming a hole as being extended through a first insulating film and an insulating interlayer stacked over a semiconductor substrate, allowing side-etching of the inner wall of the hole to proceed specifically in a portion of the insulating interlayer, to thereby form a structure having the first insulating film projected out from the edge towards the center of the hole; forming a lower electrode film as being extended over the top surface, side face and back surface of the first insulating film, and over the inner wall and bottom surface of the hole; filling a protective film in the hole; removing the lower electrode film specifically in portions fallen on the top surface and side face of the first insulating film; removing the protective film; and forming a cylindrical capacitor in the hole.
    Type: Application
    Filed: May 30, 2008
    Publication date: December 4, 2008
    Applicant: NEC ELECTRONICS CORPORATION
    Inventors: Ryo KUBOTA, Nobutaka Nagai, Satoshi Kura
  • Patent number: 7456067
    Abstract: A method of performing an STI gapfill process for semiconductor devices is provided. In a specific embodiment of the invention, the method includes forming an stop layer overlying a substrate. In addition, the method includes forming a trench within the substrate, with the trench having sidewalls, a bottom, and a depth. The method additionally includes forming a liner within the trench, the liner lining the sidewalls and bottom of the trench. Furthermore, the method includes filling the trench to a first depth with a first oxide. The first oxide is filled using a spin-on process. The method also includes performing a first densification process on the first oxide within the trench. In addition, the method includes depositing a second oxide within the trench using an HDP process to fill at least the entirety of the trench. The method also includes performing a second densification process on the first and second oxides within the trench.
    Type: Grant
    Filed: October 6, 2006
    Date of Patent: November 25, 2008
    Assignee: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventor: Ting Cheong Ang
  • Publication number: 20080284021
    Abstract: A method for forming a conductive structure of sub-lithographic dimension suitable for FEOL and BEOL semiconductor fabrication applications. The method includes forming a topographic feature of silicon-containing material on a substrate; forming a dielectric cap on the topographic feature; applying a mask structure to expose a pattern on a sidewall of the topographic feature, the exposed pattern corresponding to a conductive structure to be formed; depositing a metal at the exposed portions of the sidewall and forming one or more metal silicide conductive structures at the exposed sidewall portions; removing the dielectric cap layer; and removing the silicon-containing topographic feature. The result is the formation of one or more metal silicide conductor structures formed for a single lithographically defined feature. In example embodiments, the formed metal silicide conductive structures have a high aspect ratio, e.g., ranging from 1:1 to 20:1 (height to width dimension).
    Type: Application
    Filed: May 17, 2007
    Publication date: November 20, 2008
    Applicant: International Business Machines Corporation
    Inventors: Brent A. Anderson, John J. Ellis-Monaghan, Edward J. Nowak, Jed H. Rankin
  • Patent number: 7452782
    Abstract: A method of fabricating an image TFT array of a direct X-ray image sensor includes forming a first transparent conductive layer on a substrate; forming a gate line including a gate electrode, a common line, and a common electrode jutting out from the common line; forming an insulation layer; forming a semiconducting island on the insulation layer in the transistor region; forming a first via hole for the common electrode; forming a data line and a source electrode and a drain electrode; forming a passivation layer and a second via hole penetrating the passivation layer for the source electrode; forming a second transparent conductive layer as a top electrode. The insulation layer is formed on the first transparent conductive layer to serve as a dielectric layer of a capacitor before the TFT structure formed and can be formed at a relatively high temperature.
    Type: Grant
    Filed: November 21, 2005
    Date of Patent: November 18, 2008
    Assignee: HannStar Display Corp.
    Inventors: Chian-Chih Hsiao, Chih-Chieh Lan
  • Patent number: 7449382
    Abstract: A memory device is disclosed. A substrate is provided. A plurality of pillars is disposed on the substrate. Each pillar has a plurality of epitaxial layers, has a first sidewall and a second sidewall. A trench is formed between the pillars. A common bottom electrode is disposed in a lower portion of the trench and surrounded by a node dielectric layer. A first insulating layer is disposed on the common bottom electrode inside the trench. A plurality of gate structures is disposed on the first sidewall and inside the trench. A second insulating layer is disposed inside the trench and adjacent to the gate structures. A third insulating layer, body line, and fourth insulating layer are respectively disposed on the substrate and located between the second insulating layer and the second sidewall.
    Type: Grant
    Filed: May 24, 2006
    Date of Patent: November 11, 2008
    Assignee: Nanya Technology Corporation
    Inventors: Meng-Hung Chen, Shian-Jyh Lin, Neng-Tai Shih
  • Publication number: 20080274602
    Abstract: A method of manufacturing a DRAM includes firstly providing a substrate. Many transistors are then formed on the substrate. Next, a first and a second LPCs are formed between the transistors. A first dielectric layer is then formed on the substrate, and a first opening exposing the first LPC is formed in the first dielectric layer. Thereafter, a barrier layer is formed on the first dielectric layer. Afterwards, a BLC is formed in the first opening, and a BL is formed on the first dielectric layer. A liner layer is then formed on a sidewall of the BL. Next, a second dielectric layer having a dry etching rate substantially equal to that of the liner layer and having a wet etching rate larger than that of the liner layer is formed on the substrate. Finally, an SNC is formed in the first and the second dielectric layers.
    Type: Application
    Filed: June 22, 2007
    Publication date: November 6, 2008
    Inventors: Cheng-Che Lee, Tao-Yi Chang, Tsung-De Lin
  • Publication number: 20080272421
    Abstract: Methods, constructions, and devices that include tantalum oxide layers adjacent to niobium nitride are disclosed herein. In certain embodiments, the niobium nitride is crystalline and has a hexagonal close-packed structure. Optionally, the niobium nitride can have a surface that includes niobium oxide adjacent to at least a portion thereof. In certain embodiments, the tantalum oxide layer is crystallographically textured and has a hexagonal structure.
    Type: Application
    Filed: May 2, 2007
    Publication date: November 6, 2008
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: Vishwanath Bhat
  • Publication number: 20080274615
    Abstract: Some embodiments include methods of forming metal-containing oxides. The methods may utilize ALD where a substrate surface is exposed to an organometallic composition while the substrate surface is at a temperature of at least 275° C. to form a metal-containing layer. The metal-containing layer may then be exposed to at least one oxidizing agent to convert the metal-containing layer to a metal-containing oxide. The ALD may occur in a reaction chamber, with the oxidizing agent and the organometallic composition being present within such chamber at substantially non-overlapping times relative to one another. The oxidizing agent may be a milder oxidizing agent than ozone. The metal-containing oxide may be utilized as a capacitor dielectric, and may be incorporated into a DRAM unit cell.
    Type: Application
    Filed: May 2, 2007
    Publication date: November 6, 2008
    Inventor: Brian A. Vaartstra
  • Patent number: 7445987
    Abstract: The present invention includes a method for forming a memory array and the memory array produced therefrom. Specifically, the memory array includes at least one first-type memory device, each of the at least one first-type memory device comprising a first transistor and a first underlying capacitor that are in electrical contact to each other through a first buried strap, where the first buried strap positioned on a first collar region; and at least one second-type memory cell, where each of the at least are second-type memory device comprises a second transistor and a second underlying capacitor that are in electrical contact through an offset buried strap, where the offset buried strap is positioned on a second collar region, wherein the second collar region has a length equal to the first collar region.
    Type: Grant
    Filed: June 1, 2007
    Date of Patent: November 4, 2008
    Assignee: International Business Machines Corporation
    Inventors: Kangguo Cheng, Ramachandra Divakaruni, Geng Wang
  • Patent number: 7445988
    Abstract: A trench device and method for fabricating same are provided. The trench device has a collar with a first portion that is doped and a second portion that is undoped. Fabrication of the partially doped collar can be done by deposition of a doped insulator in the trench, removal of a portion of the doped deposition, deposition of an undoped insulator in the trench and removal of a portion of the doped and undoped insulators.
    Type: Grant
    Filed: January 31, 2008
    Date of Patent: November 4, 2008
    Assignee: International Business Machines Corporation
    Inventors: Kangguo Cheng, Geng Wang
  • Publication number: 20080268605
    Abstract: Methods of forming and the resulting capacitors formed by these methods are shown. Monolayers that contain praseodymium are deposited onto a substrate and subsequently processed to form praseodymium oxide dielectrics. Monolayers that contain titanium or other metals are deposited onto a substrate and subsequently processed to form metal electrodes. Resulting capacitor structures includes properties such as improved dimensional control. One improved dimensional control includes thickness. Some resulting capacitor structures also include properties such as an amorphous or nanocrystalline microstructure. Selected components of capacitors formed with these methods have better step coverage over substrate topography and more robust film mechanical properties.
    Type: Application
    Filed: April 27, 2007
    Publication date: October 30, 2008
    Inventors: Kie Y. Ahn, Leonard Forbes, Arup Bhattacharyya
  • Publication number: 20080258197
    Abstract: A semiconductor-insulator-silicide (SIS) capacitor is formed by depositing a thin silicon containing layer on a salicide mask dielectric layer, followed by lithographic patterning of the stack and metallization of the thin silicon containing layer and other exposed semiconductor portions of a semiconductor substrate. The thin silicon containing layer is fully reacted during metallization and consequently converted to a silicide alloy layer, which is a first electrode of a capacitor. The salicide mask dielectric layer is the capacitor dielectric. The second electrode of the capacitor may be a doped polycrystalline silicon containing layer, a doped single crystalline semiconductor region, or another doped polycrystalline silicon containing layer disposed on the doped polycrystalline silicon containing layer. The SIS insulator may further comprise other dielectric layers and conductive layers to increase capacitance per area.
    Type: Application
    Filed: April 20, 2007
    Publication date: October 23, 2008
    Inventors: Douglas D. Coolbaugh, Zhong-Xiang He, Robert M. Rassel, Richard J. Rassel, Stephen A. St Onge
  • Publication number: 20080258268
    Abstract: Disclosed are embodiments of an improved deep trench capacitor structure and memory device that incorporates this deep trench capacitor structure. The deep trench capacitor and memory device embodiments are formed on a semiconductor-on-insulator (SOI) wafer such that the insulator layer remains intact during subsequent deep trench etch processes and, optionally, such that the deep trench of the deep trench capacitor has different shapes and sizes at different depths. By forming the deep trench with different shapes and sizes at different depths the capacitance of the capacitor can be selectively varied and the resistance of the buried conductive strap which connects the capacitor to a transistor in a memory device can be reduced.
    Type: Application
    Filed: April 18, 2007
    Publication date: October 23, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventor: Kangguo Cheng
  • Patent number: 7439150
    Abstract: In one embodiment, to fabricate a semiconductor device, a first insulation interlayer is formed on a substrate. A contact pad is formed through the first insulation interlayer. An etch stop layer and a second insulation interlayer are sequentially formed on the first insulation interlayer and the pad. A contact hole exposing at least a portion of the contact pad is formed by partially etching the second insulation interlayer and the etch stop layer. A preliminary lower electrode is formed in the hole. The preliminary lower electrode is isotropically etched to form a lower electrode contacting the contact pad. A dielectric layer and an upper electrode are sequentially formed on the lower electrode.
    Type: Grant
    Filed: October 5, 2005
    Date of Patent: October 21, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Shin-Hye Kim, Ju-Bum Lee, Min Kim
  • Patent number: 7439149
    Abstract: A method of forming a trench memory cell includes forming a trench capacitor within a substrate material, the trench capacitor including a node dielectric layer formed within a trench and a conductive capacitor electrode material formed within the trench in contact with the node dielectric layer; forming a strap mask so as cover one side of the trench and removing one or more materials from an uncovered opposite side of the trench; and forming a conductive buried strap material within the trench; wherein the strap mask is patterned in a manner such that a single-sided buried strap is defined within the trench, the single-sided buried strap configured in a manner such that the deep trench capacitor is electrically accessible at only one side of the trench.
    Type: Grant
    Filed: September 26, 2007
    Date of Patent: October 21, 2008
    Assignee: International Business Machines Corporation
    Inventors: Kangguo Cheng, Ramachandra Divakaruni, Herbert L. Ho, Geng Wang
  • Patent number: 7439128
    Abstract: The present invention comprises a method including the steps of providing a substrate; forming a trench in the substrate; forming a buried plate in the substrate about the trench; depositing a dielectric layer within the trench; and then depositing a P-type metal atop the dielectric layer, where the dielectric layer is positioned between the P-type metal and the buried plate. Another aspect of the present invention provides a trench capacitor where said trench capacitor comprises a trench formed in a substrate, a buried plate formed in the substrate about the trench; a node dielectric; and a P-type metal liner deposited within the trench, where the P-type metal liner is separated from the buried plate by the node dielectric. A P-type metal is defined as a metal having a work function close to the Si valence band, approximately equal to 5.1 eV.
    Type: Grant
    Filed: May 6, 2005
    Date of Patent: October 21, 2008
    Assignee: International Business Machines Corporation
    Inventors: Ramachandra Divakaruni, Jack A. Mandelman, Dae-Gyu Park
  • Patent number: 7439126
    Abstract: A method for manufacturing a semiconductor memory having a memory cell selection transistor and a capacitor, comprises a step of forming a polysilicon plug having a large-diameter portion on a side of the capacitor, a step of forming a hole reaching the large-diameter portion by etching an insulating film formed on the large-diameter portion using the large-diameter portion as an etching stopper layer, and a step of forming a conductive film inside the hole so as to serve as an electrode for the capacitor.
    Type: Grant
    Filed: November 20, 2006
    Date of Patent: October 21, 2008
    Assignee: Elpida Memory, Inc.
    Inventor: Keiji Kuroki